0.4-1 GHz Subsampling Mixer-First RF Front-End With 50-dB HRR,+10-dBm IB-IIP3 in 65-nm CMOS

被引:2
作者
Rena, Rakesh Varma [1 ]
Kammari, Raviteja [2 ]
Shankar, P. Vijay [2 ]
机构
[1] Univ Hyderabad, Ctr Adv Studies Elect Sci & Technol, Hyderabad 500046, Telangana, India
[2] Indian Inst Technol Bhubaneswar, Sch Elect Sci, Bhubaneswar 752050, Orissa, India
关键词
Impedance matching; low noise figure; low power; mixer-first; RF front-end; subsampling; switch-capacitor; LOW-POWER; RECEIVER; ARCHITECTURE;
D O I
10.1109/TVLSI.2023.3269011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable subsampling mixer-first RF front-end is a potential candidate for low-power applications as it operates at a low clock frequency and hence consumes low power. However, the subsampling down-conversion has not been employed in mixer-first RF front-ends due to the disadvantage of high noise figure from inherent noise folding and lack of RF port impedance matching because of nonzero IF down-conversion. To address the above two issues, first, a subsampling multipath down-conversion mixer scheme is proposed for rejecting 3 f(s)/4 and 5 f(s)/4 down-conversions, thereby alleviating the effect of noise folding, leading to low noise figure. Second, an IF-stage impedance matching scheme is proposed that provides 50 Omega matching at the RF port of the mixer using an IF-LNA in shunt with an M-phase switch-capacitor filter. The analysis of the proposed scheme in terms of noise figure, conversion gain, and harmonic rejection is presented. The proposed subsampling mixer-first RF front-end is implemented in 1.2 V, 65-nm CMOS technology. The prototype occupies an active area of 0.33 mm(2), the switch-capacitor mixer and M-phase filter consume 400 mu W of power, and IF amplifier and nonoverlapping clock generation circuit consume 25 mW and 6-12.6 mW of power, respectively. The RF front-end achieves a 6.5-dB noise figure, 15.1-dB conversion gain, 50-dB harmonic rejection ratio (HRR), and +10-dBm IB-IIP3.
引用
收藏
页码:1065 / 1077
页数:13
相关论文
共 29 条
[1]   Analysis and Design of N-Path RF Bandstop Filters Using Walsh-Function-Based Sequence Mixing [J].
Agrawal, Abhishek ;
Natarajan, Arun .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2018, 66 (11) :4830-4843
[2]   A Passive Mixer-First Receiver With Digitally Controlled and Widely Tunable RF Interface [J].
Andrews, Caroline ;
Molnar, Alyosha C. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) :2696-2708
[3]  
Bajestan MM, 2014, IEEE RAD FREQ INTEGR, P429, DOI 10.1109/RFIC.2014.6851759
[4]   A 0.8-4-GHz Software-Defined Radio Receiver With Improved Harmonic Rejection Through Non-Overlapped Clocking [J].
Bazrafshan, Amir ;
Taherzadeh-Sani, Mohammad ;
Nabki, Frederic .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) :3186-3195
[5]   Reconfigurable Receiver With Radio-Frequency Current-Mode Complex Signal Processing Supporting Carrier Aggregation [J].
Chen, Run ;
Hashemi, Hossein .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) :3032-3046
[6]   A Low-Power, Low-Voltage WBAN-Compatible Sub-Sampling PSK Receiver in 65 nm CMOS [J].
Cheng, Jiao ;
Qi, Nan ;
Chiang, Patrick Yin ;
Natarajan, Arun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) :3018-3030
[7]   Subsampling architecture for low power receivers [J].
DeVries, Christopher A. ;
Mason, Ralph D. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (04) :304-308
[8]  
EEE802.15.4z, 2020, Standard 802.15.4z-2020, P1, DOI DOI 10.1109/IEEESTD.2020.9144691
[9]   A Reconfigurable IF to DC Sub-Sampling Receiver Architecture With Embedded Channel Filtering for 60 GHz Applications [J].
Grave, Baptiste ;
Frappe, Antoine ;
Kaiser, Andreas .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (05) :1220-1231
[10]   A 2.4-GHz RF sampling receiver front-end in 0.18-μm CMOS [J].
Jakonis, D ;
Folkesson, K ;
Dabrowski, J ;
Eriksson, P ;
Svensson, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) :1265-1277