High-Level Topology Synthesis Method for Δ-Σ Modulators via Bi-Level Bayesian Optimization

被引:2
|
作者
Lu, Jialin [1 ,2 ]
Li, Yijie [1 ,2 ]
Yang, Fan [1 ,2 ]
Shang, Li [1 ,3 ]
Zeng, Xuan [1 ,2 ]
机构
[1] Fudan Univ, State Key Lab Integrated Chips & Syst, Shanghai 200433, Peoples R China
[2] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
[3] Fudan Univ, Sch Comp Sci, Shanghai 200433, Peoples R China
基金
国家重点研发计划;
关键词
Delta-Sigma modulator; high-level synthesis; Bayesian optimization; bi-level optimization; design space exploration; DESIGN;
D O I
10.1109/TCSII.2023.3292389
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Designing high-performance Delta-Sigma modulators is a challenging task, often involving a time-consuming, manual topology search process. We present an automated topology synthesis method for Delta-Sigma modulators that significantly improves efficiency in the search for reliable modulator topologies. Our bi-level Bayesian optimization algorithm provides a 41.2%, 24.2%, and 20.2% improvement in FOM compared to random sampling, evolution-based, and general single-level Bayesian optimization methods, respectively. It also achieves a 2.84x speedup compared to single-level BO while achieving the same optimization goal. Our proposed framework allows for better topology-level exploration than existing high-level synthesis software for Delta-Sigma modulators, as demonstrated by a case study of a novel high-performance architecture synthesized by our method. The source code and supplementary material are released on GitHub.
引用
收藏
页码:4389 / 4393
页数:5
相关论文
共 50 条
  • [41] Verification method of dataflow algorithms in high-level synthesis
    Chiang, Tsung-Hsi
    Dung, Lan-Rong
    JOURNAL OF SYSTEMS AND SOFTWARE, 2007, 80 (08) : 1256 - 1270
  • [42] Bit-Level Optimization for High-Level Synthesis and FPGA-Based Acceleration
    Zhang, Jiyu
    Zhang, Zhiru
    Zhou, Sheng
    Tan, Mingxing
    Liu, Xianhua
    Cheng, Xu
    Gong, Jason
    FPGA 10, 2010, : 59 - 68
  • [43] A novel bi-level distributed dynamic optimization method of ship fleets energy consumption
    Wang, Kai
    Li, Jiayuan
    Yan, Xinping
    Huang, Lianzhong
    Jiang, Xiaoli
    Yuan, Yupeng
    Ma, Ranqi
    Negenborn, Rudy R.
    OCEAN ENGINEERING, 2020, 197
  • [44] HIGH-LEVEL SYNTHESIS - A TUTORIAL
    WU, ACH
    LIN, YL
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1995, E78D (03) : 209 - 218
  • [45] An Introduction to High-Level Synthesis
    Coussy, Philippe
    Meredith, Michael
    Gajski, Daniel D.
    Takach, Andres
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (04): : 8 - 17
  • [46] Bi-Level Distributed Optimization for Microgrid Clusters Based on Alternating Direction Method of Multipliers
    Wang H.
    Ai Q.
    Wu J.
    Xie Y.
    Zhou X.
    Ai, Qian (aiqian@sjtu.edu.cn), 1718, Power System Technology Press (42): : 1718 - 1725
  • [47] Multi-Fidelity Optimization for High-Level Synthesis Directives
    Lo, Charles
    Chow, Paul
    2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, : 272 - 279
  • [48] Interconnection optimization during high-level synthesis of digital systems
    Zhu, HW
    Jong, CC
    Zheng, YH
    DESIGN, MODELING AND SIMULATION IN MICROELECTRONICS, 2000, 4228 : 109 - 115
  • [49] Performance Modeling and Directives Optimization for High-Level Synthesis on FPGA
    Zhao, Jieru
    Feng, Liang
    Sinha, Sharad
    Zhang, Wei
    Liang, Yun
    He, Bingsheng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (07) : 1428 - 1441
  • [50] PRIORITY-DRIVEN AREA OPTIMIZATION IN HIGH-LEVEL SYNTHESIS
    Saad, Maria Abi
    Ouaiss, Iyad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (06) : 1131 - 1163