High-Level Topology Synthesis Method for Δ-Σ Modulators via Bi-Level Bayesian Optimization

被引:2
|
作者
Lu, Jialin [1 ,2 ]
Li, Yijie [1 ,2 ]
Yang, Fan [1 ,2 ]
Shang, Li [1 ,3 ]
Zeng, Xuan [1 ,2 ]
机构
[1] Fudan Univ, State Key Lab Integrated Chips & Syst, Shanghai 200433, Peoples R China
[2] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
[3] Fudan Univ, Sch Comp Sci, Shanghai 200433, Peoples R China
基金
国家重点研发计划;
关键词
Delta-Sigma modulator; high-level synthesis; Bayesian optimization; bi-level optimization; design space exploration; DESIGN;
D O I
10.1109/TCSII.2023.3292389
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Designing high-performance Delta-Sigma modulators is a challenging task, often involving a time-consuming, manual topology search process. We present an automated topology synthesis method for Delta-Sigma modulators that significantly improves efficiency in the search for reliable modulator topologies. Our bi-level Bayesian optimization algorithm provides a 41.2%, 24.2%, and 20.2% improvement in FOM compared to random sampling, evolution-based, and general single-level Bayesian optimization methods, respectively. It also achieves a 2.84x speedup compared to single-level BO while achieving the same optimization goal. Our proposed framework allows for better topology-level exploration than existing high-level synthesis software for Delta-Sigma modulators, as demonstrated by a case study of a novel high-performance architecture synthesized by our method. The source code and supplementary material are released on GitHub.
引用
收藏
页码:4389 / 4393
页数:5
相关论文
共 50 条
  • [31] A Bi-level Differential Evolutionary Algorithm for Constrained Optimization
    Han, Guanghong
    Chen, Xi
    2019 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2019, : 1628 - 1633
  • [32] Model Predictive Traffic Control by Bi-Level Optimization
    Stoilova, Krasimira
    Stoilov, Todor
    APPLIED SCIENCES-BASEL, 2022, 12 (09):
  • [33] Probabilistic Scheduling in High-Level Synthesis
    Cheng, Jianyi
    Wickerson, John
    Constantinides, George A.
    2021 IEEE 29TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2021), 2021, : 195 - 203
  • [34] Separation Logic for High-Level Synthesis
    Winterstein, Felix J.
    Bayliss, Samuel R.
    Constantinides, George A.
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2016, 9 (02)
  • [35] A Bi-Level Optimization Formulation of Priority Service Pricing
    Mou, Yuting
    Papavasiliou, Anthony
    Chevalier, Philippe
    IEEE TRANSACTIONS ON POWER SYSTEMS, 2020, 35 (04) : 2493 - 2505
  • [36] Mono and bi-level optimization architectures for powertrain design
    Caillard, Pierre
    Gillon, Frederic
    Randi, Sid-Ali
    Janiaud, Noelle
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 35 (03) : 847 - 859
  • [37] On the development of Bi-Level Integrated System Collaborative Optimization
    Zhao, Min
    Cui, Weicheng
    STRUCTURAL AND MULTIDISCIPLINARY OPTIMIZATION, 2011, 43 (01) : 73 - 84
  • [38] Bi-level optimization of laminated composite structures using particle swarm optimization algorithm
    Zadeh, Parviz Mohammad
    Fakoor, Mahdi
    Mohagheghi, Mostafa
    JOURNAL OF MECHANICAL SCIENCE AND TECHNOLOGY, 2018, 32 (04) : 1643 - 1652
  • [39] Joint Client-and-Sample Selection for Federated Learning via Bi-Level Optimization
    Li, Anran
    Wang, Guangjing
    Hu, Ming
    Sun, Jianfei
    Zhang, Lan
    Tuan, Luu Anh
    Yu, Han
    IEEE TRANSACTIONS ON MOBILE COMPUTING, 2024, 23 (12) : 15196 - 15209
  • [40] Automatic cache partitioning method for high-level synthesis
    Jones, Bryant
    Hanna, Darrin M.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 67 : 71 - 81