Nano-scale design of full adder and full subtractor using reversible logic based decoder circuit in quantum-dot cellular automata

被引:3
作者
Das, Jadav Chandra [1 ,4 ]
De, Debashis [2 ,3 ]
机构
[1] Maulana Abul Kalam Azad Univ Technol, Dept Informat Technol, Haringhata, West Bengal, India
[2] Maulana Abul Kalam Azad Univ Technol, Dept Comp Sci & Engn, Haringhata, West Bengal, India
[3] Univ Western Australia, Dept Phys, Crawley, WA, Australia
[4] Maulana Abul Kalam Azad Univ Technol, Dept Informat Technol, Haringhata 741249, West Bengal, India
关键词
decoder; energy dissipation; full subtractor; full adder; QCA; QCA1; QCA; ADDER/SUBTRACTOR; ARCHITECTURE;
D O I
10.1002/jnm.3092
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a reversible nano-scale decoder circuit. The decoder is designed by utilizing the new quantum-dot cellular automata (QCA) format of the QCA1 gate. This QCA1 gate provides 34.25% less cell count with 54.37% less area than the best existing designs. Thus, the proposed QCA1 gate provides less area considering the best existing state-of-the-art plans. The IBMQ-based quantum realization of the QCA1 gate is also illustrated. The reversible full adder and subtractor circuits by employing the proposed decoder are likewise explored in this paper. A four-input reversible OR-gate is structured and concatenates with a decoder circuit to frame the circuit for full adder and subtractor. The energy dissipation by these QCA circuits is assessed to build up that QCA is an attractive option to CMOS for realizing reversible logic designs. The implemented results are compared with the truth table to ensure operational accuracy. The planned circuits can be utilized to structure reversible designs for nano-communication.
引用
收藏
页数:15
相关论文
共 39 条
[11]   Design and Implementation of Approximate DCT Architecture in Quantum-Dot Cellular Automata [J].
Bahar, Ali Newaz ;
Wahid, Khan A. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (12) :2530-2539
[12]   LOGICAL REVERSIBILITY OF COMPUTATION [J].
BENNETT, CH .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1973, 17 (06) :525-532
[13]   High performance 2n:1:2n reversible MUX/DMUX architecture for quantum dot cellular automata [J].
Bevara, Vasudeva ;
Chowdary, Shakamuri Narendra ;
Babu, Bolem Venkata Surendra ;
Sanki, Pradyut Kumar .
INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2022, 35 (05)
[14]  
Das Jadav Chandra, 2016, 2016 3rd International Conference on Devices, Circuits and Systems (ICDCS). Proceedings, P220, DOI 10.1109/ICDCSyst.2016.7570597
[15]   Design of thermometer code-to-gray code converter circuit in quantum-dot cellular automata for nano-computing network [J].
Das, Jadav Chandra ;
De, Debashis .
PHOTONIC NETWORK COMMUNICATIONS, 2021, 41 (03) :259-273
[16]   Reversible priority encoder design and implementation using quantum-dot cellular automata [J].
Das, Jadav Chandra ;
De, Debashis .
IET QUANTUM COMMUNICATION, 2020, 1 (02) :72-78
[17]   Cryptographic models of nanocommunicaton network using quantum dot cellular automata: A survey [J].
Debnath, Bikash ;
Das, Jadav Chandra ;
De, Debashis .
IET QUANTUM COMMUNICATION, 2021, 2 (03) :98-121
[18]   Security Analysis With Novel Image Masking Based Quantum-Dot Cellular Automata Information Security Model [J].
Debnath, Bikash ;
Das, Jadav Chandra ;
De, Debashis ;
Mondal, Sankar Prasad ;
Ahmadian, Ali ;
Salimi, Mehdi ;
Ferrara, Massimiliano .
IEEE ACCESS, 2020, 8 :117159-117172
[19]   Novel Circuits Design for SISO Shift Register in QCA Technology [J].
Divshali, Mojtaba Niknezhad ;
Rezai, Abdalhossein .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (11)
[20]  
Hashemipour SS., 2021, MICROPROCESS MICROSY, DOI [10.1016/j.micpro.2021.104240, DOI 10.1016/J.MICPRO.2021.104240]