A novel low trigger voltage low leakage SCR for low-voltage ESD protection

被引:2
|
作者
Liu, Jizhi [1 ]
Yang, Feilong [1 ]
Liu, Yilin [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Device, Chengdu, Peoples R China
关键词
electrostatic discharge (ESD); low trigger voltage; low leakage current; silicon-controlled rectifier (SCR); CIRCUITS; DESIGN;
D O I
10.1088/1361-6641/ad1b14
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reducing trigger voltage has always been a research hotspot in low-voltage electrostatic discharge (ESD) protection applications for integrated circuit. Thus, a novel low trigger voltage low leakage silicon-controlled rectifier (LTVLLSCR) for low-voltage ESD protection has been proposed. The proposed device uses a PMOS connected with the SCR to reduce the trigger voltage and the PMOS gate can be applied with the supply voltage to further reduce the trigger voltage and the leakage current. The operating principle and the physical mechanism of the proposed device were discussed by the Human Body Model simulation. The ESD characteristics of the proposed device were verified in 55 nm CMOS process. The experimental results demonstrate that the trigger voltage of the proposed device can reach a minimum of 2.86 V with an external bias, and the leakage current at 25 degrees C is about 1 nA which can be reduced by 13% with an external bias. With lower trigger voltage, lower leakage, smaller ESD design window and good ESD robustness, the LTVLLSCR is very suitable for 1 V low voltage applications.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] Improved Low-Voltage-Triggered SCR Structure for RF-ESD Protection
    Ma, Fei
    Han, Yan
    Dong, Shurong
    Miao, Meng
    Liang, Hailiang
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (08) : 1050 - 1052
  • [42] LOW-VOLTAGE
    BURSTEIN, H
    AUDIO, 1972, 56 (09): : 6 - +
  • [43] Stacked Low-Voltage PMOS for High-Voltage ESD Protection with Latchup-Free Immunity
    Tang, Kai-Neng
    Liao, Seian-Feng
    Ker, Ming-Dou
    Chiou, Hwa-Chyi
    Huang, Yeh-Jen
    Tsai, Chun-Chien
    Jou, Yeh-Ning
    Lin, Geeng-Lih
    2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 325 - 328
  • [44] Impact of Guard Ring Layout on the Stacked Low-Voltage PMOS for High-Voltage ESD Protection
    Liao, Seian-Feng
    Tang, Kai-Neng
    Ker, Ming-Dou
    Yeh, Jia-Rong
    Chiou, Hwa-Chyi
    Huang, Yeh-Jen
    Tsai, Chun-Chien
    Jou, Yeh-Ning
    Lin, Geeng-Lih
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 185 - 188
  • [45] Low-Capacitance Low-Voltage Triggered SCR ESD Clamp Using nMOS With Asymmetric Drain for RF ICs
    Park, Jae-Young
    Kim, Dae-Woo
    Son, Young-Sang
    Ha, Jong-Chan
    Song, Jong-Kyu
    Jang, Chang-Soo
    Jung, Won-Young
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (02) : 360 - 367
  • [46] An unassisted, low trigger-, and high holding-voltage SCR (uSCR) for on-chip ESD-protection applications
    Lou, Lifang
    Liou, Juin J.
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (12) : 1120 - 1122
  • [47] A Dual-Base Triggered SCR with Very Low Leakage Current and Adjustable Trigger Voltage
    Di Sarro, James
    Vashchenko, Vladislav
    Rosenbaum, Elyse
    Hopper, Peter
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS - 2008, 2008, : 242 - +
  • [48] Novel low-voltage CMOS biquads
    Zhang, XG
    El-Masry, EI
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 407 - 411
  • [49] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in Nanoscale Low-Voltage CMOS Process
    Chiu, Po-Yen
    Ker, Ming-Dou
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 750 - +
  • [50] Low-voltage triggering SCRs for ESD protection in a 0.35 μm SiGe BiCMOS process
    Liu JiZhi
    Zeng Yaohui
    Liu Zhiwei
    Zhao Jianming
    Cheng Hui
    Liu Nie
    MICROELECTRONICS RELIABILITY, 2017, 73 : 122 - 128