A novel low trigger voltage low leakage SCR for low-voltage ESD protection

被引:2
|
作者
Liu, Jizhi [1 ]
Yang, Feilong [1 ]
Liu, Yilin [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Device, Chengdu, Peoples R China
关键词
electrostatic discharge (ESD); low trigger voltage; low leakage current; silicon-controlled rectifier (SCR); CIRCUITS; DESIGN;
D O I
10.1088/1361-6641/ad1b14
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reducing trigger voltage has always been a research hotspot in low-voltage electrostatic discharge (ESD) protection applications for integrated circuit. Thus, a novel low trigger voltage low leakage silicon-controlled rectifier (LTVLLSCR) for low-voltage ESD protection has been proposed. The proposed device uses a PMOS connected with the SCR to reduce the trigger voltage and the PMOS gate can be applied with the supply voltage to further reduce the trigger voltage and the leakage current. The operating principle and the physical mechanism of the proposed device were discussed by the Human Body Model simulation. The ESD characteristics of the proposed device were verified in 55 nm CMOS process. The experimental results demonstrate that the trigger voltage of the proposed device can reach a minimum of 2.86 V with an external bias, and the leakage current at 25 degrees C is about 1 nA which can be reduced by 13% with an external bias. With lower trigger voltage, lower leakage, smaller ESD design window and good ESD robustness, the LTVLLSCR is very suitable for 1 V low voltage applications.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Study on ESD Protection Design with Stacked Low-Voltage Devices for High-Voltage Applications
    Dai, Chia-Tsen
    Ker, Ming-Dou
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [32] Design of High-Voltage-Tolerant ESD Protection Circuit in Low-Voltage CMOS Processes
    Ker, Ming-Dou
    Wang, Chang-Tzu
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (01) : 49 - 58
  • [33] An on-chip ESD protection circuit with low trigger voltage in BICMOS technology
    Wang, AZH
    Tsay, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) : 40 - 45
  • [34] ESD protection for CMOS ASIC in noisy environments with high-current low-voltage triggering SCR devices
    Ker, MD
    TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 283 - 286
  • [35] An on-chip NMOS ESD protection circuit with low trigger voltage and high ESD robustness
    Chen, Di-Ping
    Liu, Xing
    He, Long
    Chen, Si-Yuan
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2 (115-118):
  • [36] A novel low-voltage and low-power bandgap voltage reference
    Xing Xiao Ming
    Li Jian Cheng
    Yang Li
    PROCEEDINGS OF THE 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER ENGINEERING AND ELECTRONICS (ICECEE 2015), 2015, 24 : 746 - 751
  • [37] Protection of Low-Voltage DC Microgrids
    Salomonsson, Daniel
    Soder, Lennart
    Sannino, Ambra
    IEEE TRANSACTIONS ON POWER DELIVERY, 2009, 24 (03) : 1045 - 1053
  • [38] Design of Gate-Ground-NMOS-Based ESD Protection Circuits with Low Trigger Voltage, Low Leakage Current, and Fast Turn-On
    Koo, Yong-Seo
    Kim, Kwangsoo
    Park, Shihong
    Kim, Kwidong
    Kwon, Jong-Kee
    ETRI JOURNAL, 2009, 31 (06) : 725 - 731
  • [39] 2-stage ESD protection circuit with high holding voltage and low trigger voltage for high voltage applications
    Lee, Byung-Seok
    Do, Kyeong-Il
    Chae, Hee-Guk
    Eo, Jin-Woo
    Koo, Yong-Seo
    2019 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2019, : 451 - 454
  • [40] Modified Low-Voltage Triggered Silicon-Controlled Rectifier for ESD Protection
    Yang, Zhaonian
    Qi, Changlin
    Fu, Dongbing
    Pu, Shi
    Wang, Xin
    Yang, Yuan
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (05) : 746 - 749