共 50 条
- [31] Study on ESD Protection Design with Stacked Low-Voltage Devices for High-Voltage Applications 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
- [34] ESD protection for CMOS ASIC in noisy environments with high-current low-voltage triggering SCR devices TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, : 283 - 286
- [35] An on-chip NMOS ESD protection circuit with low trigger voltage and high ESD robustness Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2 (115-118):
- [36] A novel low-voltage and low-power bandgap voltage reference PROCEEDINGS OF THE 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER ENGINEERING AND ELECTRONICS (ICECEE 2015), 2015, 24 : 746 - 751
- [39] 2-stage ESD protection circuit with high holding voltage and low trigger voltage for high voltage applications 2019 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2019, : 451 - 454