Logic-in-Memory Operation of Ternary NAND/NOR Universal Logic Gates using Double-Gated Feedback Field-Effect Transistors

被引:12
|
作者
Son, Jaemin [1 ]
Shin, Yunwoo [1 ]
Cho, Kyoungah [1 ]
Kim, Sangsig [1 ]
机构
[1] Korea Univ, Dept Elect Engn, 145 Anam Ro, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
field-effect transistor; logic-in-memory; multivalued logic; positive feedback loop; universal gate; HIGH-PERFORMANCE; IMPLEMENTATION; INVERTER; DESIGN;
D O I
10.1002/aelm.202201134
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this study, the logic-in-memory operations are demonstrated of ternary NAND and NOR logic gates consisting of double-gated feedback field-effect transistors. The component transistors reconfigure their operation modes into n- or p-channel modes by adjusting the gate biases. The highly symmetrical operation between these operation modes with an excellent on-current ratio of 1.03 enables three distinguishable and stable logic levels in the ternary logic gates. Moreover, the ternary logic gates maintain the three logic states for several tens to hundreds of seconds under zero-bias condition. This study demonstrates that the ternary logic gates are promising candidates for next-generation low-power computing systems.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Design of polarization conversion and rotation based ternary logic AND/NAND, OR/NOR, Ex-OR/Ex-NOR gates using ring resonator
    Madan Pal Singh
    Jayanta Kumar Rakshit
    Manjur Hossain
    Optical and Quantum Electronics, 2021, 53
  • [32] Impact of Hot Carrier Stress on the Defect Density and Mobility in Double-Gated Graphene Field-Effect Transistors
    Illarionov, Yu. Yu.
    Waltl, M.
    Smith, A. D.
    Vaziri, S.
    Ostling, M.
    Lemme, M. C.
    Grasser, T.
    2015 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2015, : 81 - 84
  • [33] Hot-Carrier Degradation in Single-Layer Double-Gated Graphene Field-Effect Transistors
    Illarionov, Yu. Yu.
    Waltl, M.
    Smith, A. D.
    Vaziri, S.
    Ostling, M.
    Mueller, T.
    Lemme, M. C.
    Grasser, T.
    2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,
  • [34] Design of polarization conversion and rotation based ternary logic AND/NAND, OR/NOR, Ex-OR/Ex-NOR gates using ring resonator
    Singh, Madan Pal
    Rakshit, Jayanta Kumar
    Hossain, Manjur
    OPTICAL AND QUANTUM ELECTRONICS, 2021, 53 (12)
  • [35] Planar Dual-Gate Paper/Oxide Field Effect Transistors as Universal Logic Gates
    Gaspar, Diana
    Martins, Jorge
    Bahubalindruni, Pydi
    Pereira, Luis
    Fortunato, Elvira
    Martins, Rodrigo
    ADVANCED ELECTRONIC MATERIALS, 2018, 4 (12):
  • [36] NOR logic function of a bendable combination of tunneling field-effect transistors with silicon nanowire channels
    Kim, Yoonjoong
    Jeon, Youngin
    Kim, Minsuk
    Kim, Sangsig
    NANO RESEARCH, 2016, 9 (02) : 499 - 506
  • [37] NOR logic function of a bendable combination of tunneling field-effect transistors with silicon nanowire channels
    Yoonjoong Kim
    Youngin Jeon
    Minsuk Kim
    Sangsig Kim
    Nano Research, 2016, 9 : 499 - 506
  • [38] Optoelectronic Reconfigurable Logic Gates Based on Two-Dimensional Vertical Field-Effect Transistors
    Ma, Zinan
    Yuan, Peize
    Li, Lin
    Tang, Xiaojie
    Li, Xueping
    Zhang, Suicai
    Yu, Leiming
    Jiang, Yurong
    Song, Xiaohui
    Xia, Congxin
    NANO LETTERS, 2024, 24 (44) : 14058 - 14065
  • [39] Flexible High-Temperature MoS2 Field-Effect Transistors and Logic Gates
    Zou, Yixuan
    Li, Peng
    Su, Caizhen
    Yan, Jiawen
    Zhao, Haojie
    Zhang, Zekun
    You, Zheng
    ACS NANO, 2024, 18 (13) : 9627 - 9635
  • [40] Carbon Nanotube Field-Effect Transistors for Use as Pass Transistors in Integrated Logic Gates and Full Subtractor Circuits
    Ding, Li
    Zhang, Zhiyong
    Pei, Tian
    Liang, Shibo
    Wang, Sheng
    Zhou, Weiwei
    Liu, Jie
    Peng, Lian-Mao
    ACS NANO, 2012, 6 (05) : 4013 - 4019