Logic-in-Memory Operation of Ternary NAND/NOR Universal Logic Gates using Double-Gated Feedback Field-Effect Transistors

被引:12
|
作者
Son, Jaemin [1 ]
Shin, Yunwoo [1 ]
Cho, Kyoungah [1 ]
Kim, Sangsig [1 ]
机构
[1] Korea Univ, Dept Elect Engn, 145 Anam Ro, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
field-effect transistor; logic-in-memory; multivalued logic; positive feedback loop; universal gate; HIGH-PERFORMANCE; IMPLEMENTATION; INVERTER; DESIGN;
D O I
10.1002/aelm.202201134
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this study, the logic-in-memory operations are demonstrated of ternary NAND and NOR logic gates consisting of double-gated feedback field-effect transistors. The component transistors reconfigure their operation modes into n- or p-channel modes by adjusting the gate biases. The highly symmetrical operation between these operation modes with an excellent on-current ratio of 1.03 enables three distinguishable and stable logic levels in the ternary logic gates. Moreover, the ternary logic gates maintain the three logic states for several tens to hundreds of seconds under zero-bias condition. This study demonstrates that the ternary logic gates are promising candidates for next-generation low-power computing systems.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Logic-In-Memory Characteristics of Reconfigurable Feedback Field-Effect Transistors with Double-Gated Structure
    Shin, Yunwoo
    Son, Jaemin
    Jeon, Juhee
    Cho, Kyoungah
    Kim, Sangsig
    ADVANCED ELECTRONIC MATERIALS, 2023, 9 (08)
  • [2] Binary and ternary compatible NAND/NOR logic-in-memory cell constructed with single-gated feedback field-effect transistors
    Lee, Donghyung
    Shin, Yunwoo
    Son, Jaemin
    Cho, Kyoungah
    Kim, Sangsig
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2025, 190
  • [3] NAND and NOR logic-in-memory comprising silicon nanowire feedback field-effect transistors
    Yejin Yang
    Juhee Jeon
    Jaemin Son
    Kyoungah Cho
    Sangsig Kim
    Scientific Reports, 12
  • [4] NAND and NOR logic-in-memory comprising silicon nanowire feedback field-effect transistors
    Yang, Yejin
    Jeon, Juhee
    Son, Jaemin
    Cho, Kyoungah
    Kim, Sangsig
    SCIENTIFIC REPORTS, 2022, 12 (01)
  • [5] Binary and ternary logic-in-memory using nanosheet feedback field-effect transistors with triple-gated structure
    Han, Jongseong
    Son, Jaemin
    Ryu, Seungho
    Cho, Kyoungah
    Kim, Sangsig
    SCIENTIFIC REPORTS, 2024, 14 (01)
  • [6] Binary and ternary logic-in-memory using nanosheet feedback field-effect transistors with triple-gated structure
    Jongseong Han
    Jaemin Son
    Seungho Ryu
    Kyoungah Cho
    Sangsig Kim
    Scientific Reports, 14
  • [7] A Magnetic Reconfigurable Ternary NOR/NAND Logic for Logic-in-Memory Applications
    Razi, Farzad
    Moaiyeri, Mohammad Hossein
    Mohammadi, Siamak
    SPIN, 2021, 11 (04)
  • [8] Reconfigurable Logic-In-Memory Cell Comprising Triple-Gated Feedback Field-Effect Transistors
    Han, Jongseong
    Son, Jaemin
    Jeon, Juhee
    Shin, Yunwoo
    Cho, Kyoungah
    Kim, Sangsig
    ADVANCED ELECTRONIC MATERIALS, 2023, 9 (12)
  • [9] Inverting logic-in-memory cells comprising silicon nanowire feedback field-effect transistors
    Park, Young-Soo
    Lim, Doohyeok
    Son, Jaemin
    Jeon, Juhee
    Cho, Kyoungah
    Kim, Sangsig
    NANOTECHNOLOGY, 2021, 32 (22)
  • [10] Reconfigurable logic-in-memory circuits with ferroelectric nanosheet field-effect transistors
    Cheng, Tian-Tong
    Li, Jia-Cheng
    Yang, Yu-Xi
    Li, Qiang
    Hsu, Hsiao-Hsuan
    Zheng, Zhi-Wei
    PHYSICA SCRIPTA, 2024, 99 (12)