Challenges in introducing high-density interconnect technology in printed circuit boards for space applications

被引:3
作者
Cauwe, Maarten [1 ,2 ]
Vandevelde, Bart [3 ]
Nawghane, Chinmay [3 ]
Van de Slyeke, Marnix [4 ]
Coulon, Alexia [5 ]
Heltzel, Stan [6 ]
机构
[1] IMEC, Ctr Microsyst Technol CMST, Zwijnaarde, Belgium
[2] Univ Ghent, Zwijnaarde, Belgium
[3] IMEC, Leuven, Belgium
[4] ACB, Dendermonde, Belgium
[5] Thales Alenia Space, Charleroi, Belgium
[6] European Space Agcy, Estec, Noordwijk, Netherlands
关键词
High-density interconnect; Printed circuit board; High reliability; Microvia; RELIABILITY; MICROVIAS;
D O I
10.1007/s12567-021-00403-2
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
Despite its introduction over 3 decades ago, designing, manufacturing and testing of high-density interconnect (HDI) printed circuit boards (PCBs) remains a topic of discussion. A plethora of advanced manufacturing processes is used to realize HDI PCBs in general and microvias in particular. The introduction of HDI technology for space applications and the pursuit for qualification by the European Space Agency create the need for a critical review of existing test methods. Two categories of HDI technology are considered: two levels of staggered microvias (basic HDI) and three levels of semi-stacked microvias (complex HDI). Several challenges were encountered during the design, testing and evaluation of the basic HDI technology. The main issues were related to the positioning of the microvias with respect to the core via, interconnection stress testing (IST) coupon design, microvia failures and core via performance. ESA has gained significant heritage with interconnection stress testing. IST parameters for mechanical vias and microvias are defined in the current European Cooperation for Space Standardization (ECSS) standard for PCBs. Especially for microvias, recent experiences with failures have led to a revision of the test method. Alternatives microvia test methods as convection reflow assembly simulation and current-induced thermal cycling (CITC) are explored in this study. A thorough understanding of the impact of design variables, manufacturing processes and test parameters is vital for meaningful microvia testing.
引用
收藏
页码:101 / 112
页数:12
相关论文
共 48 条
  • [41] Next-Generation High-Density PCB Development by Fan-Out RDL Technology
    Shih, Meng-Kai
    Huang, Yu-Wei
    Lin, Guan-Sian
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (02) : 296 - 305
  • [42] Recovery of Metals from Heat-Treated Printed Circuit Boards via an Enhanced Gravity Concentrator and High-Gradient Magnetic Separator
    Xian, Yushuai
    Tao, Youjun
    Ma, Fangyuan
    Zhou, You
    MATERIALS, 2021, 14 (16)
  • [43] Low Cost of Ownership Scalable Copper Direct Bond Interconnect 3D IC Technology for Three Dimensional Integrated Circuit Applications
    Enquist, P.
    Fountain, G.
    Petteway, C.
    Hollingsworth, A.
    Grady, H.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 374 - 379
  • [44] High-Density Fan-Out Technology for Advanced SiP and 3D Heterogeneous Integration
    Lee, KangWook
    2018 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2018,
  • [45] SOT and STT-Based 4-Bit MRAM Cell for High-Density Memory Applications
    Nisar, Arshid
    Dhull, Seema
    Mittal, Sparsh
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4384 - 4390
  • [46] Microwave multi-chip module utilizing aluminum silicon carbide with in-situ cast components and high density interconnect technology
    Dufour, B
    McNulty, M
    Miller, S
    1997 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES - PROCEEDINGS, 1997, : 309 - 314
  • [47] Tuning tunnel barrier in Si3N4-based resistive memory embedding SiO2 for low-power and high-density cross-point array applications
    Kim, Sungjun
    Park, Byung-Gook
    JOURNAL OF ALLOYS AND COMPOUNDS, 2016, 663 : 256 - 261
  • [48] An Advanced Photosensitive Dielectric Material for High-Density RDL with Ultra-Small Photo-Vias and Ultra-Fine Line/Space in 2.5D Interposers and Fan-Out Packages
    Okamoto, Daichi
    Shibasaki, Yoko
    Shibata, Daisuke
    Hanada, Tadahiko
    Liu, Fuhan
    Sundaram, Venky
    Tummala, Rao R.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1543 - 1548