Challenges in introducing high-density interconnect technology in printed circuit boards for space applications

被引:3
作者
Cauwe, Maarten [1 ,2 ]
Vandevelde, Bart [3 ]
Nawghane, Chinmay [3 ]
Van de Slyeke, Marnix [4 ]
Coulon, Alexia [5 ]
Heltzel, Stan [6 ]
机构
[1] IMEC, Ctr Microsyst Technol CMST, Zwijnaarde, Belgium
[2] Univ Ghent, Zwijnaarde, Belgium
[3] IMEC, Leuven, Belgium
[4] ACB, Dendermonde, Belgium
[5] Thales Alenia Space, Charleroi, Belgium
[6] European Space Agcy, Estec, Noordwijk, Netherlands
关键词
High-density interconnect; Printed circuit board; High reliability; Microvia; RELIABILITY; MICROVIAS;
D O I
10.1007/s12567-021-00403-2
中图分类号
V [航空、航天];
学科分类号
08 ; 0825 ;
摘要
Despite its introduction over 3 decades ago, designing, manufacturing and testing of high-density interconnect (HDI) printed circuit boards (PCBs) remains a topic of discussion. A plethora of advanced manufacturing processes is used to realize HDI PCBs in general and microvias in particular. The introduction of HDI technology for space applications and the pursuit for qualification by the European Space Agency create the need for a critical review of existing test methods. Two categories of HDI technology are considered: two levels of staggered microvias (basic HDI) and three levels of semi-stacked microvias (complex HDI). Several challenges were encountered during the design, testing and evaluation of the basic HDI technology. The main issues were related to the positioning of the microvias with respect to the core via, interconnection stress testing (IST) coupon design, microvia failures and core via performance. ESA has gained significant heritage with interconnection stress testing. IST parameters for mechanical vias and microvias are defined in the current European Cooperation for Space Standardization (ECSS) standard for PCBs. Especially for microvias, recent experiences with failures have led to a revision of the test method. Alternatives microvia test methods as convection reflow assembly simulation and current-induced thermal cycling (CITC) are explored in this study. A thorough understanding of the impact of design variables, manufacturing processes and test parameters is vital for meaningful microvia testing.
引用
收藏
页码:101 / 112
页数:12
相关论文
共 48 条
  • [31] System for inspecting defects on the inner wall of high-aspect-ratio through-holes in printed circuit boards
    Hara, Y
    Numata, K
    Iwata, H
    Shinada, S
    Inoue, R
    INTERNATIONAL JOURNAL OF THE JAPAN SOCIETY FOR PRECISION ENGINEERING, 1995, 29 (03): : 247 - 252
  • [32] Signal integrity analysis of the traces in electromagnetic-bandgap structure in high-speed printed circuit boards and packages
    Zhang, Mu-Shui
    Li, Yu-Shan
    Jia, Chen
    Li, Li-Ping
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (05) : 1054 - 1062
  • [33] Effects of Lignin Derivatives on Cross-Link Density and Dielectric Properties in the Epoxy-Based Insulating Materials for Printed Circuit Boards
    Komiya, Gen
    Imai, Takahiro
    Happoya, Akihiko
    Fukumoto, Tsuyoshi
    Sagae, Hirohisa
    Sone, Naoyuki
    Takahashi, Akio
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (06): : 1057 - 1062
  • [34] Preparation of hierarchical porous carbon from waste printed circuit boards for high performance electric double-layer capacitors
    Du, Xuan
    Wang, Li
    Zhao, Wei
    Wang, Yi
    Qi, Tao
    Li, Chang Ming
    JOURNAL OF POWER SOURCES, 2016, 323 : 166 - 173
  • [35] Experimental Studies of High Frequency Performances of Plated Through Hole and Coaxial Via in Printed Circuit Boards Up to 110 GHz
    Huang, Chien-Chang
    Liu, Pin-Xian
    Liu, Yu-Chen
    PROCEEDINGS OF THE 2024 IEEE JOINT INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY: EMC JAPAN/ASIAPACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, EMC JAPAN/APEMC OKINAWA 2024, 2024, : 183 - 185
  • [36] Reliability Challenges of Large Organic Substrate with High-Density Fan-out Package
    Lin, Rosa
    Yip, Laurene
    Lai, Charles
    Lin, Bing-Yeh
    Peng, Cooper
    Syu, Chris
    Chang, Melanie
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 277 - 282
  • [37] Impact of the Current Density Increase on Reliability in Scaled BJT-selected PCM for High-Density Applications
    Redaelli, A.
    Pirovano, A.
    Tortorelli, I.
    Ottogalli, F.
    Ghetti, A.
    Laurin, L.
    Benvenuti, A.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 615 - 619
  • [38] Optimization of novel two-step curing method for die stack epoxy bonding to reduce voids in Ball Grid Array packages for high-density interconnect applications
    Ng, Qian Qing
    Tan, Chou Yong
    Wong, Yew Hoong
    Yap, Boon Kar
    Yusof, Farazila B.
    Saher, Saim
    MICROELECTRONICS RELIABILITY, 2024, 159
  • [39] Interfacial adhesion of plated copper on polymer dielectric in high-density buildup substrate technology
    Li, WP
    Tummala, R
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 348 - 353
  • [40] Automated void detection in high resolution x-ray printed circuit boards (PCBs) images with deep segmentation neural network
    Ma, Ho Yeung
    Xia, Minglu
    Gao, Ziyang
    Ye, Wenjing
    ENGINEERING APPLICATIONS OF ARTIFICIAL INTELLIGENCE, 2024, 133