TAM: A Computing in Memory based on Tandem Array within STT-MRAM for Energy-Efficient Analog MAC Operation

被引:0
|
作者
Wang, Jinkai [1 ,2 ]
Gu, Zhengkun [1 ]
Wang, Hongyu [1 ]
Hao, Zuolei [1 ]
Zhang, Bojun [1 ]
Zhao, Weisheng [1 ,3 ]
Zhang, Yue [1 ,3 ]
机构
[1] Beihang Univ, Fert Beijing Inst, Sch Integrated Circuit Sci & Engn, MIIT Key Lab Spintron, Beijing 100191, Peoples R China
[2] Beihang Univ, Sch Comp Sci & Engn, State Key Lab Software Dev Environm, Beijing 100191, Peoples R China
[3] Beihang Univ, Hefei Innovat Res Inst, Nanoelect Sci & Technol Ctr, Hefei 230012, Peoples R China
来源
2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE | 2023年
基金
中国国家自然科学基金;
关键词
Computing in memory; tandem array; analog MAC; resistance summation; STT-MRAM; SRAM; DESIGN; MODEL;
D O I
10.23919/DATE56975.2023.10137323
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Computing in memory (CIM) has been demonstrated promising for energy efficient computing. However, the dramatic growth of the data scale in neural network processors has aroused a demand for CIM architecture of higher bit density, for which the spin transfer torque magnetic RAM (STT-MRAM) with high bit density and performance arises as an up-and-coming candidate solution. In this work, we propose an analog CIM scheme based on tandem array within STT-MRAM (TAM) to further improve energy efficiency while achieving high bit density. First, the resistance summation based analog MAC operation minimizes the effect of low tunnel magnetoresistance (TMR) by the serial magnetic tunnel junctions (MTJs) structure in the proposed tandem array with smaller area overhead. Moreover, a read scheme of resistive-to-binary is designed to achieve the MAC results accurately and reliably. Besides, the data-dependent error caused by MTJs in series has been eliminated with a proposed dynamic selection circuit. Simulation results of a 2Kb TAM architecture show 113.2 TOPS/W and 63.7 TOPS/W for 4-bit and 8-bit input/weight precision, respectively, and reduction by 39.3% for bit-cell area compared with existing array of MTJs in series.
引用
收藏
页数:6
相关论文
共 39 条
  • [31] 40 nm 1T-1MTJ 128 Mb STT-MRAM With Novel Averaged Reference Voltage Generator Based on Detailed Analysis of Scaled-Down Memory Cell Array Design
    Koike, Hiroki
    Tanigawa, Takaho
    Watanabe, Toshinari
    Nasuno, Takashi
    Noguchi, Yasuo
    Yasuhira, Mitsuo
    Yoshiduka, Toru
    Ma, Yitao
    Honjo, Hiroaki
    Nishioka, Koichi
    Miura, Sadahiko
    Inoue, Hirofumi
    Ikeda, Shoji
    Endoh, Tetsuo
    IEEE TRANSACTIONS ON MAGNETICS, 2021, 57 (03)
  • [32] Hybrid Ternary RRAM-Based In-Memory Computing Architecture for Energy-Efficient Data-Driven Applications
    Eslami, Nima
    Moaiyeri, Mohammad Hossein
    Yousefi, Aram
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2025,
  • [33] An Energy-Efficient Low-Voltage SRAM-based Charge Recovery Logic Near-Memory-Computing Macro for Edge Computing
    Shen, Zixuan
    Huang, Lei
    Zhao, Yuansheng
    Yang, Keyi
    Wang, Jipeng
    Liu, Bingqiang
    Dong, Boyi
    Wei, Zhengzhe
    Zheng, Yuanjin
    Wang, Chao
    2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024, 2024,
  • [34] Monolithic 3D-Based SRAM/MRAM Hybrid Memory for an Energy-Efficient Unified L2 TLB-Cache Architecture
    Gong, Young-Ho
    IEEE ACCESS, 2021, 9 (09): : 18915 - 18926
  • [35] An Energy-Efficient Readout Method Based on Weight-Flip-Store Coding and Quantization Cycle Skipping Technology for Computing in Memory
    Dou, Shukao
    You, Heng
    Zhan, Yi
    Qiao, Shushan
    Zhou, Yumei
    IEICE ELECTRONICS EXPRESS, 2025, 22 (03):
  • [36] Lookup Table-Based Computing-in-Memory Macro Approximating Dot Products Without Multiplications for Energy-Efficient CNN Inference
    Fuketa, Hiroshi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (10) : 3954 - 3963
  • [37] A Novel Small-Signal Ferroelectric Memcapacitor based Capacitive Computing-In-Memory for Area- and Energy-Efficient Quantized Neural Networks
    Xu, Weikai
    Luo, Jin
    Fu, Boyi
    Fu, Zhiyuan
    Wang, Kaifeng
    Su, Chang
    Huang, Qianqian
    Huang, Ru
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 238 - 240
  • [38] Event data-based computation-in-memory (CiM) configuration by co-designing integrated in-sensor and CiM computing for extremely energy-efficient edge computing
    Matsui, Chihiro
    Higuchi, Kazuhide
    Koshino, Shunsuke
    Takeuchi, Ken
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2022, 61 (SC)
  • [39] Local bit line 8T SRAM based in-memory computing architecture for energy-efficient linear error correction codec implementation
    Rajput, Anil Kumar
    Pattanaik, Manisha
    MICROELECTRONICS JOURNAL, 2023, 137