Design and Analysis of 30 GHz CMOS Low-Noise Amplifier for 5G Communication Applications

被引:0
|
作者
Dineshkumar, K. [1 ]
Sudha, Gnanou Florence [1 ]
机构
[1] Puducherry Technol Univ, Dept Elect & Commun Engn, Pondicherry 605014, India
关键词
30; GHz; mm-Wave communication; Complementary metal oxide semiconductor; Linearisation; Low noise amplifier; LNA; RECEIVER;
D O I
10.1080/03772063.2023.2210089
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As an initial block in the receiver front-end, LNA needs to achieve high gain with minimal noise at high frequencies. LNA designs at 5G communication have drawbacks such as increased noise figure, minimum gain, and poor linearity. A CMOS Low-Noise Amplifier for the frequency range of 30 GHz with optimization technique of current reuse technique and linearization technique is proposed and implemented to obtain maximum gain with reduced noise figure with improved linearity in this paper. The linearization technique improves the input of third-order intercept point (IIP3) of an LNA. The parameters, such as sufficient gain, low noise and enhanced linearity, are considered to design the LNA for wireless 5G communication. The proposed design shows an improvement in gain and lesser noise figure compared to conventional designs. The simulation results show that the proposed LNA provides a maximum gain of 20.6 dB, a noise figure of 3.1 dB and IIP3 of 6 dB at 30 GHz with a power consumption of 6.2 mW from a supply voltage of 1.2 V. The proposed Low-Noise Amplifier is designed and simulated in the 45 nm CMOS technology.
引用
收藏
页码:4057 / 4072
页数:16
相关论文
共 50 条
  • [32] Design Guidelines for the Noise Optimization of a 0.18 μm CMOS Low-Noise Amplifier
    Ahmed A. Youssef
    Analog Integrated Circuits and Signal Processing, 2006, 46 : 193 - 201
  • [33] Design guidelines for the noise optimization of a 0.18 μm CMOS low-noise amplifier
    Youssef, AA
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 46 (03) : 193 - 201
  • [34] Inductorless Ultra-Wide Band Low-Noise Amplifier Chip Design for Wireless Communication Applications
    Huang, Jhin-Fang
    Hsu, Ming-Chun
    Liu, Ron-Yi
    15TH CONFERENCE ON THE WIRELESS ACROSS THE TAIWAN STRAITS, PROCEEDINGS, 2010, : 119 - +
  • [35] CMOS Variable-Gain Low-Noise Amplifier Adopting Transformer-Based Noise Cancelling Technique for 5G NR FR2 Applications
    Kim, Segyeong
    Kim, Eunsoo
    Kim, Junhyeop
    Han, Junghwan
    IEEE ACCESS, 2023, 11 : 135295 - 135303
  • [36] A concurrent multiband CMOS low-noise amplifier for 4G standard receivers
    Jung, Jihak
    Choi, Jaehoon
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2014, 56 (04) : 834 - 838
  • [37] Design of Low-Noise Two-Path Amplifier for 6-16 GHz Applications
    Tarighat, Asieh Parhizkar
    Yargholi, Mostafa
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [38] A Two-Stage 0.18 μm CMOS Differential Low-Noise Amplifier with Integrated LC Balun for 2.4 GHz Applications
    Lakshmi, J. L.
    Chandramani, Premanand V.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY COMPUTATIONS IN ENGINEERING SYSTEMS, ICAIECES 2015, 2016, 394 : 831 - 839
  • [39] Design and implementation of a 1-5 GHz UWB low noise amplifier in 0.18 μm CMOS
    Shen, Ming
    Tong, Tian
    Mikkelsen, Jan H.
    Jensen, Ole K.
    Larsen, Torben
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (01) : 41 - 48
  • [40] Analysis and Design of Triple-band Input Matching for CMOS Low-noise Amplifier
    Lin, Chun-Yi
    Liang, Ching-Piao
    Rao, Pei-Zong
    Chung, Shyh-Jong
    PROCEEDINGS OF PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS 2012), 2012, : 888 - 891