Real life implementation of an energy-efficient adaptive advance encryption design on FPGA

被引:1
|
作者
Bisht, Neeraj [1 ]
Pandey, Bishwajeet [2 ]
Budhani, Sandeep Kumar [3 ]
机构
[1] Birla Inst Appl Sci, Bhimtal, India
[2] Jain Univ, Bengaluru, India
[3] Graph Era Hill Univ, Bhimtal, India
关键词
green computing; Advanced Encryption Standards; AES; field programmable gate array; FPGA; on-chip energy usage; junction temperature; HARDWARE ARCHITECTURES; STANDARD; AES; SECURE;
D O I
10.1504/IJES.2023.136378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced encryption standards (AES) is a mainstream algorithm regularly employed by numerous applications for encryption and decryption purposes. A significant disadvantage of the AES algorithm is its high power consumption. In this research, experimental results are used to compare the on-chip energy consumption and junction power needs of AES algorithms. Five unique FPGAs and four distinct frequencies are used in these tests. Based on the findings, it was found that all FPGAs performed optimally at a frequency of 1.6 GHz. Compared to the worst performing FPGA Artix-7, Kintex-7 Low Voltage used 21.34% less on-chip power during encryption and 20.5% less during decryption. This work validates the considerable improvement in power efficiency by comparing the proposed architecture's on-chip energy consumption figures to those of other existing models. It is suggested to use a 1.60 GHz Kintex-7 Low Voltage processor to run the AES encryption and decryption algorithms.
引用
收藏
页码:105 / 116
页数:13
相关论文
共 50 条
  • [31] An Efficient Real-Time FPGA Implementation for Object Detection
    Zhao, Jin
    Huang, Xinming
    Massoud, Yehia
    2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 313 - 316
  • [32] An Approach of Binary Neural Network Energy-Efficient Implementation
    Gao, Jiabao
    Liu, Qingliang
    Lai, Jinmei
    ELECTRONICS, 2021, 10 (15)
  • [33] Energy-Efficient FastICA Implementation for Biomedical Signal Separation
    Lan-Da Van
    Wu, Di-You
    Chen, Chien-Shiun
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 2011, 22 (11): : 1809 - 1822
  • [34] Real Time FPGA Implementation of a High Speed for Video Encryption and Decryption System with High Level Synthesis Tools
    Alhomoud, Ahmed
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2024, 15 (01) : 724 - 731
  • [35] FPGA implementation of an efficient similarity-based adaptive window algorithm for real-time stereo matching
    Perez-Patricio, Madan
    Aguilar-Gonzalez, Abiel
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (02) : 271 - 287
  • [36] The Design and Implementation of ECC High-speed Encryption Engine Based on FPGA
    Liang, Wei
    Xu, JianBo
    Huang, WeiHong
    Peng, Li
    ADVANCED RESEARCH ON INDUSTRY, INFORMATION SYSTEM AND MATERIAL ENGINEERING, 2012, 459 : 544 - 548
  • [37] FPGA implementation of an efficient similarity-based adaptive window algorithm for real-time stereo matching
    Madaín Pérez-Patricio
    Abiel Aguilar-González
    Journal of Real-Time Image Processing, 2019, 16 : 271 - 287
  • [38] FPGA design and implementation for adaptive digital chaotic key generator
    Ghada Elsayed
    Elsayed Soleit
    Somaya Kayed
    Bulletin of the National Research Centre, 47 (1)
  • [39] LESS: Low-power Energy-efficient Subgraph Isomorphism on FPGA
    Bosio, Roberto
    Brignone, Giovanni
    Minnella, Filippo
    Jamal, M. Usmam
    Lavagno, Luciano
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [40] Design and Implementation of LMS Adaptive Filter Algorithm Based on FPGA
    Cai, Guanghui
    Liang, Chuan
    Yang, Jun
    Li, Hongye
    2013 2ND INTERNATIONAL SYMPOSIUM ON INSTRUMENTATION AND MEASUREMENT, SENSOR NETWORK AND AUTOMATION (IMSNA), 2013, : 383 - 385