Real life implementation of an energy-efficient adaptive advance encryption design on FPGA

被引:1
|
作者
Bisht, Neeraj [1 ]
Pandey, Bishwajeet [2 ]
Budhani, Sandeep Kumar [3 ]
机构
[1] Birla Inst Appl Sci, Bhimtal, India
[2] Jain Univ, Bengaluru, India
[3] Graph Era Hill Univ, Bhimtal, India
关键词
green computing; Advanced Encryption Standards; AES; field programmable gate array; FPGA; on-chip energy usage; junction temperature; HARDWARE ARCHITECTURES; STANDARD; AES; SECURE;
D O I
10.1504/IJES.2023.136378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced encryption standards (AES) is a mainstream algorithm regularly employed by numerous applications for encryption and decryption purposes. A significant disadvantage of the AES algorithm is its high power consumption. In this research, experimental results are used to compare the on-chip energy consumption and junction power needs of AES algorithms. Five unique FPGAs and four distinct frequencies are used in these tests. Based on the findings, it was found that all FPGAs performed optimally at a frequency of 1.6 GHz. Compared to the worst performing FPGA Artix-7, Kintex-7 Low Voltage used 21.34% less on-chip power during encryption and 20.5% less during decryption. This work validates the considerable improvement in power efficiency by comparing the proposed architecture's on-chip energy consumption figures to those of other existing models. It is suggested to use a 1.60 GHz Kintex-7 Low Voltage processor to run the AES encryption and decryption algorithms.
引用
收藏
页码:105 / 116
页数:13
相关论文
共 50 条
  • [21] Design and Implementation of a Lightweight and Energy-Efficient Semantic Segmentation Accelerator for Embedded Platforms
    Li, Hui
    Li, Jinyi
    Li, Bowen
    Miao, Zhengqian
    Lu, Shengli
    MICROMACHINES, 2025, 16 (03)
  • [22] An Energy-Efficient AES Encryption Algorithm Based on Memristor Switch
    Wang, Danghui
    Yue, Chen
    Tian, Ze
    Han, Ru
    Zhang, Lu
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2020, PT III, 2020, 12454 : 639 - 653
  • [23] SOT-MRAM-Based LUT Cell Design for Area- and Energy-Efficient FPGA
    Kim, Dongsu
    Kim, Taehwan
    Jang, Yunho
    Park, Jongsun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (09) : 4276 - 4280
  • [24] A New Efficient Symmetric Encryption Algorithm Design and Implementation
    Tawalbeh, Lo'ai
    Al-Hajsalem, Hend
    Abu-Qtaish, Tasneem
    Khatatbeh, Ayat
    JOURNAL OF INFORMATION ASSURANCE AND SECURITY, 2012, 7 (02): : 102 - 110
  • [25] An Efficient FPGA Implementation of AES-CCM Authenticated Encryption IP Core
    Thi-Thanh-Dung Phan
    Van-Phuc Hoang
    Van-Lan Dao
    2016 3RD NATIONAL FOUNDATION FOR SCIENCE AND TECHNOLOGY DEVELOPMENT CONFERENCE ON INFORMATION AND COMPUTER SCIENCE (NICS), 2016, : 202 - 205
  • [26] Energy-Efficient Algebra Kernels in FPGA for High Performance Computing
    Favaro, Federico
    Dufrechou, Ernesto
    Ezzatti, Pablo
    Oliver, Juan P.
    JOURNAL OF COMPUTER SCIENCE & TECHNOLOGY, 2021, 21 (02): : 80 - 92
  • [27] Implementation of Energy Efficient FIR Gaussian Filter on FPGA
    Anand, Vatsala
    Kaur, Amanpreet
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 431 - 435
  • [28] FPGA Implementation of An Efficient Montgomery Multiplier For Adaptive Filtering Application
    Mulla, Nahed
    Kasetwar, Abhay
    2014 INTERNATIONAL CONFERENCE ON POWER, AUTOMATION AND COMMUNICATION (INPAC), 2014, : 66 - 70
  • [29] Resource Efficient FPGA Implementation of Adaptive Image Enhancement Algorithms
    Gupta, Hitendra
    Sharma, Kamalesh Kumar
    Joshi, Shiv Dutt
    IETE JOURNAL OF RESEARCH, 2015, 61 (04) : 429 - 439
  • [30] Design and Implementation of an Efficient Web Server Based on FPGA
    Zhang, Junjie
    Tian, Jinjin
    PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 172 - 175