Real life implementation of an energy-efficient adaptive advance encryption design on FPGA

被引:1
作者
Bisht, Neeraj [1 ]
Pandey, Bishwajeet [2 ]
Budhani, Sandeep Kumar [3 ]
机构
[1] Birla Inst Appl Sci, Bhimtal, India
[2] Jain Univ, Bengaluru, India
[3] Graph Era Hill Univ, Bhimtal, India
关键词
green computing; Advanced Encryption Standards; AES; field programmable gate array; FPGA; on-chip energy usage; junction temperature; HARDWARE ARCHITECTURES; STANDARD; AES; SECURE;
D O I
10.1504/IJES.2023.136378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced encryption standards (AES) is a mainstream algorithm regularly employed by numerous applications for encryption and decryption purposes. A significant disadvantage of the AES algorithm is its high power consumption. In this research, experimental results are used to compare the on-chip energy consumption and junction power needs of AES algorithms. Five unique FPGAs and four distinct frequencies are used in these tests. Based on the findings, it was found that all FPGAs performed optimally at a frequency of 1.6 GHz. Compared to the worst performing FPGA Artix-7, Kintex-7 Low Voltage used 21.34% less on-chip power during encryption and 20.5% less during decryption. This work validates the considerable improvement in power efficiency by comparing the proposed architecture's on-chip energy consumption figures to those of other existing models. It is suggested to use a 1.60 GHz Kintex-7 Low Voltage processor to run the AES encryption and decryption algorithms.
引用
收藏
页码:105 / 116
页数:13
相关论文
共 31 条
[1]   A secure hash function based on sponge construction and chaos-maps [J].
Amine, Zellagui ;
Naima, Hadj-Said ;
Ali-Pacha, Adda .
INTERNATIONAL JOURNAL OF COMPUTATIONAL SCIENCE AND ENGINEERING, 2022, 25 (03) :285-297
[2]   Fault-Tolerant Encryption for Space Applications [J].
Banu, Roohi ;
Vladimirova, Tanya .
IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2009, 45 (01) :266-279
[3]  
Benhadjyoussef N., 2012, 7 INT C DES TECHN IN, P1
[4]  
Bertoni G, 2002, LECT NOTES COMPUT SC, V2523, P159
[5]  
Bisht N., 2022, CYBER TECHNOLOGIES E, P425
[6]   Comparative performance analysis of AES encryption algorithm for various LVCMOS on different FPGAs [J].
Bisht, Neeraj ;
Pandey, Bishwajeet ;
Budhani, Sandeep Kumar .
WORLD JOURNAL OF ENGINEERING, 2023, 20 (04) :669-680
[7]   AES Datapath Optimization Strategies for Low-Power Low-Energy Multisecurity-Level Internet-of-Things Applications [J].
Bui, Duy-Hieu ;
Puschini, Diego ;
Bacles-Min, Simone ;
Beigne, Edith ;
Tran, Xuan-Tu .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) :3281-3290
[8]  
Das SS, 2014, 2014 FIRST INTERNATIONAL CONFERENCE ON COMPUTATIONAL SYSTEMS AND COMMUNICATIONS (ICCSC), P248, DOI 10.1109/COMPSC.2014.7032656
[9]  
Dattathreya K.A., 2015, Journal of Next Generation Information Technology, V6, P10
[10]  
Deshpande PU, 2015, 2015 INTERNATIONAL CONFERENCE ON ENERGY SYSTEMS AND APPLICATIONS, P75, DOI 10.1109/ICESA.2015.7503316