Design and Performance Analysis of 32 x 32 Memory Array SRAM for Low-Power Applications

被引:10
作者
Xue, Xingsi [1 ]
Sai Kumar, Aruru [2 ]
Khalaf, Osamah Ibrahim [3 ]
Somineni, Rajendra Prasad [2 ]
Abdulsahib, Ghaida Muttashar [4 ]
Sujith, Anumala [2 ]
Dhanuja, Thanniru [2 ]
Vinay, Muddasani Venkata Sai [2 ]
机构
[1] Fujian Univ Technol, Fujian Prov Key Lab Big Data Min & Applicat, Fuzhou 350011, Peoples R China
[2] VNR Vignana Jyothi Inst Engn & Technol, Dept ECE, Hyderabad 500090, India
[3] Al Nahrain Univ, Al Nahrain Res Ctr Renewable Energy, Dept Solar, Baghdad 64040, Iraq
[4] Univ Technol Baghdad, Dept Comp Engn, Baghdad 10066, Iraq
基金
中国国家自然科学基金;
关键词
6T SRAM cell; CMOS; decoder; read and write access delay; power consumption; CELL; BENCHMARK;
D O I
10.3390/electronics12040834
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Computer memory comprises temporarily or permanently stored data and instructions, which are utilized in electronic digital computers. The opposite of serial access memory is Random Access Memory (RAM), where the memory is accessed immediately for both reading and writing operations. There has been a vast technological improvement, which has led to tremendous information on the amount of complexity that can be designed on a single chip. Small feature sizes, low power requirements, low costs, and great performance have emerged as the essential attributes of any electronic component. Designers have been forced into the sub-micron realm for all these reasons, which places the leakage characteristics front and centre. Many electrical parts, especially digital ones, are made to store data, emphasising the need for memory. The largest factor in the power consumption of SRAM is the leakage current. In this article, a 1 KB memory array was created using CMOS technology and a supply voltage of 0.6 volts employing a 1-bit 6T SRAM cell. We developed this SRAM with a 1-bit, 32- x 1-bit, and 32 x 32 configuration. The array structure was implemented using a 6T SRAM cell with a minimum leakage current of 18.65 pA and an average delay of 19 ns. The array structure was implemented using a 6T SRAM cell with a power consumption of 48.22 mu W and 385 mu W for read and write operations. The proposed 32 x 32 memory array SRAM performed better than the existing 8T SRAM and 7T SRAM in terms of power consumption for read and write operations. Using the Cadence Virtuoso tool (Version IC6.1.8-64b.500.14) and 22 nm technology, the functionality of a 1 KB SRAM array was verified.
引用
收藏
页数:15
相关论文
共 32 条
  • [1] Akashe Shyam, 2011, International Conference on Nanoscience, Engineering and Technology (ICONSET 2011), P346
  • [2] Akashe S., 2012, PROC AIP C, V31, P1476
  • [3] 8T vs. 6T SRAM cell radiation robustness: A comparative analysis
    Alorda, Bartomeu
    Torrens, Gabriel
    Bota, Sebastia
    Segura, Jaume
    [J]. MICROELECTRONICS RELIABILITY, 2011, 51 (02) : 350 - 359
  • [4] Banga H, 2017, 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), P458, DOI 10.1109/RISE.2017.8378199
  • [5] Bellerimath P.S., 2013, INT J CURR ENG TECHN, V4, P2277
  • [6] Bisht R, 2016, 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), P1474, DOI 10.1109/CCAA.2016.7813954
  • [7] Garidepalli Bindu Varsha, 2022, 2022 IEEE IAS Global Conference on Emerging Technologies (GlobConET), P102, DOI 10.1109/GlobConET53749.2022.9872358
  • [8] Analysis of Fault Classifiers to Detect the Faults and Node Failures in a Wireless Sensor Network
    Gnanavel, S.
    Sreekrishna, M.
    Mani, Vinodhini
    Kumaran, G.
    Amshavalli, R. S.
    Alharbi, Sadeen
    Maashi, Mashael
    Khalaf, Osamah Ibrahim
    Abdulsahib, Ghaida Muttashar
    Alghamdi, Ans D.
    Aldhyani, Theyazn H. H.
    [J]. ELECTRONICS, 2022, 11 (10)
  • [9] Gong C.S.A., 2008, P APCCAS 2008 2008 I, P729
  • [10] A Symmetric Novel 8T3R Non-Volatile SRAM Cell for Embedded Applications
    Janniekode, Uma Maheshwar
    Somineni, Rajendra Prasad
    Khalaf, Osamah Ibrahim
    Itani, Malakeh Muhyiddeen
    Chinna Babu, J.
    Abdulsahib, Ghaida Muttashar
    [J]. SYMMETRY-BASEL, 2022, 14 (04):