Performance evaluation of evolutionary algorithms for analog integrated circuit design optimisation

被引:4
|
作者
Rashid, Ria [1 ]
Raghunath, Gopavaram [1 ]
Badugu, Vasant [1 ]
Nambath, Nandakumar [1 ]
机构
[1] Indian Inst Technol Goa, Sch Elect Sci, Ponda 403401, Goa, India
关键词
Analog circuit design; Area optimisation; Automated sizing; Evolutionary algorithms; MULTIOBJECTIVE OPTIMIZATION; PARTICLE SWARM; OP-AMP; EFFICIENT; SYSTEM; AUTOMATION;
D O I
10.1016/j.mejo.2023.105983
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An automated sizing approach for analog circuits using evolutionary algorithms is presented in this paper. A targeted search of the search space has been implemented using a particle generation function and a repair-bounds function that has resulted in faster convergence to the optimal solution. The algorithms are tuned and modified to converge to a better optimal solution with less standard deviation for multiple runs compared to standard versions. Modified versions of the artificial bee colony optimisation algorithm, genetic algorithm, grey wolf optimisation algorithm, and particle swarm optimisation algorithm are tested and compared for the optimal sizing of two operational amplifier topologies. An extensive performance evaluation of all the modified algorithms showed that the modifications have resulted in consistent performance with improved convergence for all the algorithms. The implementation of parallel computation in the algorithms has reduced run time. Among the considered algorithms, the modified artificial bee colony optimisation algorithm gave the most optimal solution with consistent results across multiple runs.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Analog Circuit Design Optimization Based on Evolutionary Algorithms
    Barari, Mansour
    Karimi, Hamid Reza
    Razaghian, Farhad
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2014, 2014
  • [2] Integrated optimisation of an industrial process with evolutionary algorithms
    Zobel, T
    Gross, B
    Fieg, G
    CHEMIE INGENIEUR TECHNIK, 2005, 77 (07) : 932 - 937
  • [3] Towards Real Application: A Development in Cadence Design Environment for Evolutionary Analog Integrated Circuit Design
    Xue, Mei
    He, Jingsong
    2013 SIXTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATIONAL INTELLIGENCE (ICACI), 2013, : 159 - 164
  • [4] Circuit design using evolutionary algorithms
    Beielstein, T
    Dienstuhl, J
    Feist, C
    Pompl, M
    CEC'02: PROCEEDINGS OF THE 2002 CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1 AND 2, 2002, : 1904 - 1909
  • [5] Performance Evaluation of Evolutionary Algorithms for Optimal Filter Design
    Vural, Revna Acar
    Yildirim, Tulay
    Kadioglu, Tevfik
    Basargan, Aysen
    IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2012, 16 (01) : 135 - 147
  • [6] Optimization Performance Evaluation of Evolutionary Algorithms: A Design Problem
    Jayaram, M. A.
    COMPUTATIONAL INTELLIGENCE AND INFORMATION TECHNOLOGY, 2011, 250 : 326 - 333
  • [7] An analog integrated circuit design laboratory
    Mondragón-Torres, AF
    Mayhugh, T
    de Gyvez, JP
    Silva-Martinez, J
    Sánchez-Sinencio, E
    2003 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC SYSTEMS EDUCATION, PROCEEDINGS, 2003, : 91 - 92
  • [8] Evolutionary analog circuit design on a programmable analog multiplexer array
    Santini, CC
    Amaral, JFM
    Pacheco, MAC
    Vellasco, MM
    Szwarcman, MH
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 189 - 196
  • [9] Evolutionary Optimization Techniques in Analog Integrated Circuit Designs
    Hoang T.
    Bui B.Q.
    Nguyen H.T.
    Ton P.T.B.
    Mendel, 2023, 29 (02) : 245 - 254
  • [10] A comparison of different circuit representations for evolutionary analog circuit design
    Zinchenko, L
    Mühlenbein, H
    Kureichik, V
    Mahnig, T
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, PROCEEDINGS, 2003, 2606 : 13 - 23