An Ultra Low-Power Programmable Voltage Reference for Power-Constrained Electronic Systems

被引:8
作者
Caselli, Michele [1 ]
Tiurin, Evgenii [2 ]
Stanzione, Stefano [2 ]
Boni, Andrea [1 ]
机构
[1] Univ Parma, Dept Engn & Architecture, I-43124 Parma, Italy
[2] IMEC Holst Ctr, NL-5656 AE Eindhoven, Netherlands
关键词
Programmable voltage reference; low-power systems; duty-cycle; self-calibration; mixed-signal SoC;
D O I
10.1109/TCSI.2022.3219587
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a novel architecture for the generation of a programmable voltage reference: the background-calibrated (BC)-PVR. Our mixed-signal architecture periodically calibrates a static ultra low-power voltage reference generator, from an accurate bandgap reference. The portion of the chip used for the calibration can be powered down with a programmable duty-cycle. The system aims to fully exploit the small temperature derivative vs time DT of several application domains to minimize the average current consumption. The BCPVR has been designed and implemented in TSMC 55-nm CMOS technology, and it achieves the largest reported programming reference output range [0.42 - 2.52] V, over the temperature range [-20, 85] degrees C. The duty-cycle mode allows nanoampere current consumption, and the large design flexibility permits to optimize the system performance for the specific application. These features make the BC-PVR very well-suited for power-constrained electronic systems. Index Terms-
引用
收藏
页码:618 / 630
页数:13
相关论文
共 45 条
[41]   Ultra-low power self-calibrating process-insensitive BPSK demodulator for bio-implantable chips [J].
Nabovati, Ghazal ;
Mirbozorgi, Abdollah ;
Maymandi-Nejad, Mohammad ;
Nabovati, Hooman .
IEICE ELECTRONICS EXPRESS, 2011, 8 (11) :819-824
[42]   A low-power CMOS nine-channel 40-MHz binary detection system with self-calibrated 500-μV offset [J].
Leme, CA ;
Silva, J ;
Rodrigo, P ;
da Franca, JE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) :565-572
[43]   A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop [J].
Wang, Jinn-Shyan ;
Cheng, Chun-Yuan ;
Liu, Je-Ching ;
Liu, Yu-Chia ;
Wang, Yi-Ming .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) :1036-1047
[44]   Trade-Offs Between Efficiency and Output Voltage of a Single Boost DC-DC Converter for Photo-Voltaic Low Power Harvesting Applications [J].
Rastmanesh, Maziar ;
El-Masry, Ezz ;
El-Sankary, Kamal .
2019 IEEE 10TH ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2019, :839-842
[45]   An Investigation of the Switched-Capacitor Circuit as a Solid-State Fault Current Limiting and Interrupting Device (FCLID) with Power Factor Correction Suitable for Low-Voltage Distribution Network [J].
Marouchos, C. C. ;
Putrus, G. A. ;
Darwish, M. ;
Paterakis, F. .
2017 52ND INTERNATIONAL UNIVERSITIES POWER ENGINEERING CONFERENCE (UPEC), 2017,