A new design of parity preserving reversible Vedic multiplier targeting emerging quantum circuits

被引:15
|
作者
Noorallahzadeh, Mojtaba [1 ]
Mosleh, Mohammad [1 ]
Ahmadpour, Seyed-Sajad [2 ]
Pal, Jayanta [3 ]
Sen, Bibhash [4 ]
机构
[1] Islamic Azad Univ, Mat & Energy Res Ctr, Dezful Branch, Dezful, Iran
[2] Kadir Has Univ, Fac Engn & Nat Sci, Dept Comp Engn, Istanbul, Turkiye
[3] Tripura Univ, Dept Informat Technol, Agartala, West Tripura, India
[4] Natl Inst Engn & Technol, Dept Comp Sci & Technol, Durgapur, India
关键词
parity preserving; quantum circuit; quantum cost; reversible logic; Vedic multiplier; DOT CELLULAR-AUTOMATA; EFFICIENT DESIGN; ALGORITHM; ADDER; GATES;
D O I
10.1002/jnm.3089
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversible logic is used increasingly to design digital circuits with lower power consumption. The parity preserving (PP) property contributes to detect permanent and transient faults in reversible circuits by comparing the input and output parity. Multiplication is also considered one of the primary operations in both digital and analog circuits due to its wide applications in digital signal processing and computer arithmetic operations. Accordingly, Vedic mathematics, as a set of techniques sutras, has become popular and is extensively used to solve mathematical problems more efficiently and faster. This work proposes three PP reversible blocks, N-1, N-2, and N-3, which are used to develop a novel effective 2-bit PP reversible Vedic multiplier and 4-bit ripples carry adders (RCAs). Moreover, 2-bit Vedic multiplier and RCA are used to develop the 4-bit PP reversible Vedic multiplier. The proposed designs outperform the most relevant state-of-the-art structures in terms of garbage output (GO), constant input (CI), gate count (GC), and quantum cost (QC). Average savings of 22.37%, 35.44%, 35.44%, and 34.76%, and 17.76%, 26.60%, 24.52%, and 27.27% respectively, are observed for two-bit and four-bit PP reversible Vedic multipliers in terms of QC, GO, CI and GC as compared to previous works.
引用
收藏
页数:18
相关论文
共 50 条
  • [31] Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach
    Rakshith, T. R.
    Saligram, Rakshith
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 775 - 781
  • [32] Design, Synthesis and Test of Reversible Circuits for Emerging Nanotechnologies
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 5 - 6
  • [33] A Design for Testability Technique for Quantum Reversible Circuits
    Mondal, Joyati
    Das, Debesh K.
    Kole, Dipak K.
    Rahaman, Hafizur
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [34] Decision Diagrams for the Design of Reversible and Quantum Circuits
    Wille, Robert
    Niemann, Philipp
    Zulehner, Alwin
    Drechsler, Rolf
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [35] Design of Reversible/Quantum Ternary Comparator Circuits
    Khan, Mozammel H. A.
    ENGINEERING LETTERS, 2008, 16 (02)
  • [36] QUANTUM-DOT CELLULAR AUTOMATA-BASED SUPERIOR DESIGN OF CONSERVATIVE REVERSIBLE PARITY LOGIC CIRCUITS
    Majeed, Ali H.
    JORDANIAN JOURNAL OF COMPUTERS AND INFORMATION TECHNOLOGY, 2021, 7 (01): : 39 - 50
  • [37] A nano-scale design of Vedic multiplier for electrocardiogram signal processing based on a quantum technology
    Wang, Yuyao
    Darbandi, Mehdi
    Ahmadpour, Seyed-Sajad
    Navimipour, Nima Jafari
    Navin, Ahmad Habibizad
    Heidari, Arash
    Hosseinzadeh, Mehdi
    Anbar, Mohammad
    APL MATERIALS, 2025, 13 (03):
  • [38] Efficient design of parity preserving logic in quantum-dot cellular automata targeting enhanced scalability in testing
    Sen, Bibhash
    Dutta, Manojit
    Sikdar, Biplab K.
    MICROELECTRONICS JOURNAL, 2014, 45 (02) : 239 - 248
  • [39] A New CRL Gate as Super Class of Fredkin Gate to Design Reversible Quantum Circuits
    Thapliyal, Himanshu
    Bhatt, Apeksha
    Ranganathan, Nagarajan
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 1067 - 1070
  • [40] Parity-preserving reversible flip-flops with low quantum cost in nanoscale
    Noorallahzadeh, Mojtaba
    Mosleh, Mohammad
    JOURNAL OF SUPERCOMPUTING, 2020, 76 (03): : 2206 - 2238