共 50 条
- [22] Design of Pipelined Parity Preserving Double Precision Reversible Floating Point Multiplier Using 90 nm Technology 2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 739 - 744
- [24] Design and Implementation of High Efficiency Vedic Binary Multiplier Circuit based on Squaring Circuits 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 973 - 977
- [25] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate 2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
- [26] Design of fault-tolerant eversible Vedic multiplier in quantum cellular automata JOURNAL OF THE NATIONAL SCIENCE FOUNDATION OF SRI LANKA, 2019, 47 (04): : 371 - 382
- [30] An efficient design and implementation of Vedic multiplier in quantum-dot cellular automata Telecommunication Systems, 2020, 74 : 487 - 496