A new design of parity preserving reversible Vedic multiplier targeting emerging quantum circuits

被引:15
|
作者
Noorallahzadeh, Mojtaba [1 ]
Mosleh, Mohammad [1 ]
Ahmadpour, Seyed-Sajad [2 ]
Pal, Jayanta [3 ]
Sen, Bibhash [4 ]
机构
[1] Islamic Azad Univ, Mat & Energy Res Ctr, Dezful Branch, Dezful, Iran
[2] Kadir Has Univ, Fac Engn & Nat Sci, Dept Comp Engn, Istanbul, Turkiye
[3] Tripura Univ, Dept Informat Technol, Agartala, West Tripura, India
[4] Natl Inst Engn & Technol, Dept Comp Sci & Technol, Durgapur, India
关键词
parity preserving; quantum circuit; quantum cost; reversible logic; Vedic multiplier; DOT CELLULAR-AUTOMATA; EFFICIENT DESIGN; ALGORITHM; ADDER; GATES;
D O I
10.1002/jnm.3089
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversible logic is used increasingly to design digital circuits with lower power consumption. The parity preserving (PP) property contributes to detect permanent and transient faults in reversible circuits by comparing the input and output parity. Multiplication is also considered one of the primary operations in both digital and analog circuits due to its wide applications in digital signal processing and computer arithmetic operations. Accordingly, Vedic mathematics, as a set of techniques sutras, has become popular and is extensively used to solve mathematical problems more efficiently and faster. This work proposes three PP reversible blocks, N-1, N-2, and N-3, which are used to develop a novel effective 2-bit PP reversible Vedic multiplier and 4-bit ripples carry adders (RCAs). Moreover, 2-bit Vedic multiplier and RCA are used to develop the 4-bit PP reversible Vedic multiplier. The proposed designs outperform the most relevant state-of-the-art structures in terms of garbage output (GO), constant input (CI), gate count (GC), and quantum cost (QC). Average savings of 22.37%, 35.44%, 35.44%, and 34.76%, and 17.76%, 26.60%, 24.52%, and 27.27% respectively, are observed for two-bit and four-bit PP reversible Vedic multipliers in terms of QC, GO, CI and GC as compared to previous works.
引用
收藏
页数:18
相关论文
共 50 条
  • [21] Design of New Quantum/Reversible Ternary Subtractor Circuits
    Monfared, Asma Taheri
    Haghparast, Majid
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (02)
  • [22] Design of Pipelined Parity Preserving Double Precision Reversible Floating Point Multiplier Using 90 nm Technology
    Mhaboobkhan, F.
    Kokila, K.
    Jothikha, R.
    Preethikha, K. Lakshmi
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 739 - 744
  • [23] Optimized parity preserving quantum reversible full adder/subtractor
    Haghparast, Majid
    Bolhassani, Ali
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2016, 14 (03)
  • [24] Design and Implementation of High Efficiency Vedic Binary Multiplier Circuit based on Squaring Circuits
    Naregal, Karthik
    Hebbar, Pratham K.
    Chandu, Y.
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 973 - 977
  • [25] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate
    Anitha, R.
    Deshmukh, Neha
    Agarwal, Prashant
    Sahoo, Sarat Kumar
    Karthikeyan, S. Prabhakar
    Reglend, Jacob
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [26] Design of fault-tolerant eversible Vedic multiplier in quantum cellular automata
    Kamaraj, A.
    Marichamy, P.
    JOURNAL OF THE NATIONAL SCIENCE FOUNDATION OF SRI LANKA, 2019, 47 (04): : 371 - 382
  • [27] Quantum legitimacy of reversible gate and a new design of multiplier based on R gate
    葛庭宇
    张廷桂
    黄晓芬
    Chinese Physics B, 2020, (05) : 128 - 133
  • [28] Quantum legitimacy of reversible gate and a new design of multiplier based on R gate
    Ge, Tingyu
    Zhang, Tinggui
    Huang, Xiaofen
    CHINESE PHYSICS B, 2020, 29 (05)
  • [29] An efficient design and implementation of Vedic multiplier in quantum-dot cellular automata
    Reddy, B. Naresh Kumar
    Vani, B. Veena
    Lahari, G. Bhavya
    TELECOMMUNICATION SYSTEMS, 2020, 74 (04) : 487 - 496
  • [30] An efficient design and implementation of Vedic multiplier in quantum-dot cellular automata
    B. Naresh Kumar Reddy
    B. Veena Vani
    G. Bhavya Lahari
    Telecommunication Systems, 2020, 74 : 487 - 496