Vertical tunneling FET with Ge/Si doping-less heterojunction, a high-performance switch for digital applications

被引:7
作者
Cherik, Iman Chahardah [1 ]
Mohammadi, Saeed [1 ]
Maity, Subir Kumar [2 ]
机构
[1] Semnan Univ, Dept Elect & Comp Engn, Semnan 3513119111, Iran
[2] Kalinga Inst Ind Technol, Sch Elect Engn, Bhubaneswar 751024, Odisha, India
关键词
FIELD-EFFECT TRANSISTOR; IMPACT; GATE; MOS;
D O I
10.1038/s41598-023-44096-5
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
A vertical tunneling field effect transistor composed of a doping-less tunneling heterojunction and an n(+)-drain is presented in this paper. Two highly-doped p(+) silicon layers are devised to induce holes in an intrinsic source region. Due to employing a double gate configuration and Hafnium in the gate oxide, our proposed structure has an optimized electrostatic control over the channel. We have performed all the numerical simulations using Silvaco ATLAS, calibrated to the verified data of a device with the similar working principle. The impact of the wide range of non-idealities, such as trap-assisted tunneling, interface trap charges, and ambipolar conduction, is thoroughly investigated. We have also evaluated the impact of negative capacitance material to further improve our device switching characteristics. Introducing both n-channel and p-channel devices, and employing them into a 6T SRAM circuit, we have investigated its performance in terms of parameters like read and write SNM. The FOMs such as I-on=34.4 mu A/mu m, I-on/I-off=7.17x10(7), and f(T)=123 GHz show that our proposed device is a notable candidate for both DC and RF applications.
引用
收藏
页数:12
相关论文
共 45 条
[1]   Tunnel Field-Effect Transistors: Prospects and Challenges [J].
Avci, Uygar E. ;
Morris, Daniel H. ;
Young, Ian A. .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03) :88-95
[2]   Demonstration of a Novel Two Source Region Tunnel FET [J].
Bagga, Navjeet ;
Kumar, Anil ;
Dasgupta, Sudeb .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) :5256-5262
[3]  
Bashir F, 2014, 2014 IEEE 2ND INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE)
[4]   GaAs0.5Sb0.5/In0.53Ga0.47As heterojunction dopingless charge plasma-based tunnel FET for analog/digital performance improvement [J].
Bhattacharyya, Amit ;
Chanda, Manash ;
De, Debashis .
SUPERLATTICES AND MICROSTRUCTURES, 2020, 142
[5]   Cylindrical electron-hole bilayer TFET with a single surrounding gate and induced quantum confinement [J].
Chahardah Cherik, Iman ;
Mohammadi, Saeed .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (01) :235-242
[6]   Symmetric U-Shaped Gate Tunnel Field-Effect Transistor [J].
Chen, Shupeng ;
Wang, Shulong ;
Liu, Hongxia ;
Li, Wei ;
Wang, Qianqiong ;
Wang, Xing .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) :1343-1349
[7]   Design Insights Into Switching Performance of Germanium Source L-Shaped Gate Dopingless TFET Based on Cladding Layer Concept [J].
Cherik, Iman Chahardah ;
Mohammadi, Saeed .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (02) :801-805
[8]   Junctionless tunnel field-effect transistor with a modified auxiliary gate, a novel candidate for high-frequency applications [J].
Cherik, Iman Chahardah ;
Abbasi, Abdollah ;
Maity, Subir Kumar ;
Mohammadi, Saeed .
MICRO AND NANOSTRUCTURES, 2023, 174
[9]   Double quantum-well nanotube tunneling field-effect transistor [J].
Cherik, Iman Chahardah ;
Mohammadi, Saeed .
MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 142
[10]   Vertical Cladding Layer-Based Doping-Less Tunneling Field Effect Transistor: A Novel Low-Power High-Performance Device [J].
Cherik, Iman Chahardah ;
Mohammadi, Saeed .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) :1474-1479