A CNTFET based stable, single-ended 7T SRAM cell with improved write operation

被引:5
作者
Sachdeva, Ashish [1 ]
Sharma, Kulbhushan [2 ]
Bhargava, Anuja [3 ]
Abbasian, Erfan [4 ]
机构
[1] Chitkara Univ, Inst Engn & Technol, Chandigarh, Punjab, India
[2] Chitkara Univ, Inst Engn & Technol, VLSI Ctr Excellence, Chandigarh, Punjab, India
[3] GLA Univ, Mathura, India
[4] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol 4714871167, Iran
关键词
CNTFET; stability; write operation; single-ended; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; SUBTHRESHOLD SRAM; LOW-VOLTAGE; CMOS; DESIGN; FINFET;
D O I
10.1088/1402-4896/ad24a8
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Many researchers are working to improve the write operation in SRAM bit-cell for better write stability, low power dissipation, and minimal access time during the write process. However, the read and hold operation parameters should not be compromised to achieve these improvements. This paper presents a stable single-ended seven-carbon nanotube field-effect transistor (CNTFET) driven SRAM cell with improved write operation. The one-side inverter weakening approach for write and transistor decoupling for read operation leads to reduced dynamic power, low write delay, reduced leakage power, and improved stability. The proposed design is compared with conventional 6T (Conv6T) and three recently proposed designs, i.e., feedback-cutting 8T (feed-cut 8T), Low-power 8T and low-leakage 7T cell. The write delay and write PDP of the proposed design improve by 4.05x/3.58x/1.19x/1.21xand 11.11x/24.71x/2.96x/3.32x, respectively, compared to Conv6T/feed-cut 8T/ low-power 8T/ low-leakage 7T. Also, the read delay and read PDP of the proposed design improve by 1x/1.03x/1.72x/1.56x and 1x/1.03x/1.82x/1.77x, respectively, compared to Conv6T/feed-cut 8T/ low-power 8T/ low-leakage 7T. The leakage power of the proposed design is reduced by 1.08x/1.84x/0.46x/0.72x compared to Conv6T/feed-cut 8T/ low-power 8T/ low-leakage 7T. The noise margin of the proposed cell for hold/write/read operation is improved by 1.02x/1.05x/0.99xcompared to the Conv6T design. The simulation was performed using Stanford University's 32 nm CNTFET model on the cadence virtuoso platform.
引用
收藏
页数:14
相关论文
共 53 条
  • [11] A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region
    Deng, Jie
    Wong, H. -S. Philip
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) : 3186 - 3194
  • [12] Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology
    Elangovan, M.
    Muthukrishnan, M.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (13)
  • [13] A new asymmetric 6T SRAM cell with a write assist technique in 65 nm CMOS technology
    Farkhani, Hooman
    Peiravi, Ali
    Moradi, Farshad
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (11) : 1556 - 1565
  • [14] Sub-threshold 10T SRAM bit cell with read/write XY selection
    Feki, Anis
    Allard, Bruno
    Turgis, David
    Lafont, Jean-Christophe
    Drissi, Faress Tissafi
    Abouzeid, Fady
    Haendler, Sebastien
    [J]. SOLID-STATE ELECTRONICS, 2015, 106 : 1 - 11
  • [15] A versatile compact model for ballistic 1D transistor: GNRFET and CNTFET comparison
    Fregonese, Sebastien
    Maneux, Cristell
    Zimmer, Thomas
    [J]. SOLID-STATE ELECTRONICS, 2010, 54 (11) : 1332 - 1338
  • [16] Garidepalli Bindu Varsha, 2022, 2022 IEEE IAS Global Conference on Emerging Technologies (GlobConET), P102, DOI 10.1109/GlobConET53749.2022.9872358
  • [17] Low-Power Near-Threshold 10T SRAM Bit Cells With Enhanced Data-Independent Read Port Leakage for Array Augmentation in 32-nm CMOS
    Gupta, Shourya
    Gupta, Kirti
    Calhoun, Benton H.
    Pandey, Neeta
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 978 - 988
  • [18] Hisamoto D, 2000, IEEE T ELECTRON DEV, V47, P2320, DOI 10.1109/16.887014
  • [19] A 0.2 V, 480 kb subthreshold SRAM with 1 k cells per bitline for ultra-low-voltage computing
    Kim, Tae-Hyoung
    Liu, Jason
    Keane, John
    Kim, Chris H.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 518 - 529
  • [20] Kim YB, 2008, 2008 INT SOC DESIGN, V1, pI