A 10-Bit 400 MS/s Dual-Channel Time-Interleaved SAR ADC Based on Comparator Multiplexing

被引:0
|
作者
Wang, Cheng [1 ]
Yang, Zhanpeng [1 ]
Xing, Xinpeng [2 ]
Duan, Quanzhen [2 ]
Zheng, Xinfa [3 ]
Gielen, Georges [3 ]
机构
[1] Tsinghua Univ, Shenzhen Int Grad Sch, Shenzhen 518057, Peoples R China
[2] Sun Yat Sen Univ, Sch Integrated Circuits, Shenzhen 518107, Peoples R China
[3] Katholieke Univ Leuven, Dept Elektrotech, ESAT MICAS, B-3001 Leuven, Belgium
关键词
comparator multiplexing; SAR ADC; offset mismatch; time interleaved; split CDAC; clock decoupling;
D O I
10.3390/electronics12194062
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a 10-bit 400 MS/s dual-channel time-interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC) immune to offset mismatch between channels. A novel comparator multiplexing structure is proposed in our design to mitigate comparator offset mismatch between channels and improve ADC dynamic performance. Compared to traditional TI-SAR ADC utilizing offset calibration technique, hardware and power consumption overhead are minimized in our design. In addition, a split capacitive digital-to-analog converter (CDAC) and a double-tail dynamic comparator using the clock decoupling technique were applied to eliminate comparator common mode input voltage shift, ensuring conversion accuracy and boosting speed. A 400 MS/s 10-bit dual-channel TI-SAR ADC with comparator multiplexing was designed in 40 nm CMOS and compared to the conventional one. The simulated ADC ENOB and SFDR with 6 sigma offset mismatch were improved from 5.0-bit and 32.2 dB to 9.7-bit and 77.2 dB, respectively, confirming the merits of the proposed design compared to current state-of-the-art works.
引用
收藏
页数:13
相关论文
共 50 条
  • [41] 10-BIT 20MS/S DIFFERENTIAL SAR ADC FOR IMAGE SENSOR
    Guo, Yang-yu
    Li, Zhao-han
    Li, Jing
    Wang, Xin-yang
    Chang, Yu-chun
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [42] A 200-MS/s 10-Bit SAR ADC Applied in WLAN Systems
    Zhang, Yu
    Pu, Yilin
    Wu, Bin
    Mo, Taishan
    Ye, Tianchun
    APPLIED SCIENCES-BASEL, 2023, 13 (12):
  • [43] A 10-bit 100MS/s SAR ADC for the Hadronic Calorimeter Upgrade
    Mei, Yuan
    Li, Shaorui
    PROCEEDINGS OF THE 2019 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2019, : 59 - 62
  • [44] A low power time-interleaved 10-bit 250-MSPS charge domain pipelined ADC for IF sampling
    Chen Zhenhai
    Qian Hongwen
    Huang Songren
    Zhang Hong
    Yu Zongguang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (06)
  • [45] A 12 bit 8 GS/s Time-Interleaved SAR ADC in 28 nm CMOS
    Linnhoff, Sebastian
    Buballa, Frowin
    Reinhold, Michael
    Gerfers, Friedel
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [46] A 10-Bit 100-MS/s Hybrid ADC Based on Flash-SAR Architecture
    Zhang, Zhang
    Yu, Wen-cheng
    Xie, Guang-jun
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 725 - 727
  • [47] A low power time-interleaved 10-bit 250-MSPS charge domain pipelined ADC for IF sampling
    陈珍海
    钱宏文
    黄嵩人
    张鸿
    于宗光
    Journal of Semiconductors, 2013, 34 (06) : 118 - 125
  • [48] A 500-MS/s 13-Bit SAR-Assisted Time-Interleaved Digital-Slope ADC
    Fan, Qingjun
    Chen, Jinghong
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [49] A 12-Bit Time-Interleaved 400-MS/s Pipelined ADC With Split-ADC Digital Background Calibration in 4,000 Conversions/Channel
    Hung, Tsung-Chih
    Liao, Fan-Wei
    Kuo, Tai-Haur
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (11) : 1810 - 1814
  • [50] Dual-channel reconfigurable 14 bit 125 MS/s pipelined ADC
    Zhang, Huiguo
    Chen, Zhenhai
    Sun, Weifeng
    Zhou, Dejin
    Yu, Zongguang
    Wei, Jinghe
    Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition), 2017, 47 (04): : 649 - 654