A 10-Bit 400 MS/s Dual-Channel Time-Interleaved SAR ADC Based on Comparator Multiplexing

被引:0
|
作者
Wang, Cheng [1 ]
Yang, Zhanpeng [1 ]
Xing, Xinpeng [2 ]
Duan, Quanzhen [2 ]
Zheng, Xinfa [3 ]
Gielen, Georges [3 ]
机构
[1] Tsinghua Univ, Shenzhen Int Grad Sch, Shenzhen 518057, Peoples R China
[2] Sun Yat Sen Univ, Sch Integrated Circuits, Shenzhen 518107, Peoples R China
[3] Katholieke Univ Leuven, Dept Elektrotech, ESAT MICAS, B-3001 Leuven, Belgium
关键词
comparator multiplexing; SAR ADC; offset mismatch; time interleaved; split CDAC; clock decoupling;
D O I
10.3390/electronics12194062
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a 10-bit 400 MS/s dual-channel time-interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC) immune to offset mismatch between channels. A novel comparator multiplexing structure is proposed in our design to mitigate comparator offset mismatch between channels and improve ADC dynamic performance. Compared to traditional TI-SAR ADC utilizing offset calibration technique, hardware and power consumption overhead are minimized in our design. In addition, a split capacitive digital-to-analog converter (CDAC) and a double-tail dynamic comparator using the clock decoupling technique were applied to eliminate comparator common mode input voltage shift, ensuring conversion accuracy and boosting speed. A 400 MS/s 10-bit dual-channel TI-SAR ADC with comparator multiplexing was designed in 40 nm CMOS and compared to the conventional one. The simulated ADC ENOB and SFDR with 6 sigma offset mismatch were improved from 5.0-bit and 32.2 dB to 9.7-bit and 77.2 dB, respectively, confirming the merits of the proposed design compared to current state-of-the-art works.
引用
收藏
页数:13
相关论文
共 50 条
  • [21] An Efficient 1.4-GS/s 10-bit Timing-Skew-Free Time-Interleaved SAR ADC With a Centralized Sampling Frontend
    Huang, Siji
    Basak, Debajit
    Chen, Yanhang
    Huang, Qifeng
    Fan, Yifei
    Yuan, Jie
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (07) : 1195 - 1204
  • [22] A 10-bit 2.6-GS/s Time-Interleaved SAR ADC With a Digital-Mixing Timing-Skew Calibration Technique
    Lin, Chin-Yu
    Wei, Yen-Hsin
    Lee, Tai-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (05) : 1508 - 1517
  • [23] A 10-bit 100MS/s Time Domain Flash-SAR ADC
    Wu, S. Y.
    Du, L.
    Jiang, M.
    Ning, N.
    Yu, Q.
    Liu, Y.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [24] A 10-bit 100-MS/s Dual-Channel Pipelined ADC Using Dynamic Memory Effect Cancellation Technique
    Shin, Chang-Seob
    Ahn, Gil-Cho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (05) : 274 - 278
  • [25] A 0.5 V 10-bit SAR ADC with offset calibrated time-domain comparator
    Wang, Yadong
    Zhan, Yi
    Qiao, Shushan
    Hu, Xiaoyu
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 178
  • [26] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    Lu Yuxiao
    Sun Lu
    Li Zhe
    Zhou Jianjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [27] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, 35 (04) : 142 - 149
  • [28] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, (04) : 142 - 149
  • [29] A 10-bit low-power dual-channel ADC with active element sharing
    Tanner, S
    Heubi, A
    Ansorge, M
    Pellandini, F
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 529 - 532
  • [30] A 10-bit 100-Msps low power time-interleaved ADC using OTA sharing
    许莱
    殷秀梅
    杨华中
    半导体学报, 2010, 31 (09) : 123 - 128