A 10-Bit 400 MS/s Dual-Channel Time-Interleaved SAR ADC Based on Comparator Multiplexing

被引:0
|
作者
Wang, Cheng [1 ]
Yang, Zhanpeng [1 ]
Xing, Xinpeng [2 ]
Duan, Quanzhen [2 ]
Zheng, Xinfa [3 ]
Gielen, Georges [3 ]
机构
[1] Tsinghua Univ, Shenzhen Int Grad Sch, Shenzhen 518057, Peoples R China
[2] Sun Yat Sen Univ, Sch Integrated Circuits, Shenzhen 518107, Peoples R China
[3] Katholieke Univ Leuven, Dept Elektrotech, ESAT MICAS, B-3001 Leuven, Belgium
关键词
comparator multiplexing; SAR ADC; offset mismatch; time interleaved; split CDAC; clock decoupling;
D O I
10.3390/electronics12194062
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a 10-bit 400 MS/s dual-channel time-interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC) immune to offset mismatch between channels. A novel comparator multiplexing structure is proposed in our design to mitigate comparator offset mismatch between channels and improve ADC dynamic performance. Compared to traditional TI-SAR ADC utilizing offset calibration technique, hardware and power consumption overhead are minimized in our design. In addition, a split capacitive digital-to-analog converter (CDAC) and a double-tail dynamic comparator using the clock decoupling technique were applied to eliminate comparator common mode input voltage shift, ensuring conversion accuracy and boosting speed. A 400 MS/s 10-bit dual-channel TI-SAR ADC with comparator multiplexing was designed in 40 nm CMOS and compared to the conventional one. The simulated ADC ENOB and SFDR with 6 sigma offset mismatch were improved from 5.0-bit and 32.2 dB to 9.7-bit and 77.2 dB, respectively, confirming the merits of the proposed design compared to current state-of-the-art works.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] A design of 10-bit, 10 MS/s Pipelined ADC with Time-interleaved SAR
    Jang, ByeongGi
    Hayder, Abbas Syed
    Do, SungHan
    Cho, SungHun
    Lee, DongSoo
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 62 : 79 - 84
  • [2] A Clock-Free 200MS/s 10-bit Time-Interleaved SAR ADC
    Kuo, Chien-Hung
    Luo, Zih-Jyun
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 133 - 136
  • [3] A 450 MS/s 10-bit Time-Interleaved Zero-Crossing Based ADC
    Chu, J.
    Lee, H. -S.
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [4] A 10-BIT 800MS/S LOW POWER TIME-INTERLEAVED SAR ADC WITH BACKGROUND CALIBRATION
    Pu, Jie
    Xu, Daiguo
    Wang, Yuxin
    Zhang, Ruitao
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1470 - 1472
  • [5] A 10-Bit 600-MS/s Time-Interleaved SAR ADC With Interpolation-Based Timing Skew Calibration
    Li, Dengquan
    Zhu, Zhangming
    Ding, Ruixue
    Liu, Maliang
    Yang, Yintang
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 16 - 20
  • [6] A 10-bit 1.2 GS/s 45 mW time-interleaved SAR ADC with background calibration
    Xu Dai-guo
    Pu-Jie
    Xu Shi-liu
    Zhang Zheng-ping
    Chen Kai-rang
    Cheng Yi-yi
    Zhang Jun-an
    Wang Jian-an
    IEICE ELECTRONICS EXPRESS, 2018, 15 (03):
  • [7] A 10-bit, 1.8-GS/s time-interleaved pipeline ADC
    Hakkairainen, V.
    Rantala, A.
    Aho, M.
    Riikonen, J.
    Gomes-Martin, D.
    Aberg, M.
    Halonen, K.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 673 - +
  • [8] A 2.4 GS/s 10-Bit Time-Interleaved SAR ADC with a Bypass Window and Opportunistic Offset Calibration
    Fan, Qingjun
    Chen, Jinghong
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 301 - 304
  • [9] A 500 MS/s 10-Bit Single-Channel SAR ADC with A Double-Rate Comparator
    Fan, Qingjun
    Zhang, Runxi
    Bikkina, Phaneendra
    Mikkola, Esko
    Chen, Jinghong
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 193 - +
  • [10] A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Sarch Assisted Time-Interleaved SAR ADC
    Wong, Si-Seng
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1783 - 1794