Low-Energy Shared-Current Write Schemes for Voltage-Controlled Spin-Orbit-Torque Memory

被引:6
作者
Lee, Albert [1 ]
Alam, Irina [1 ]
Yang, Jiyue [1 ]
Wu, Di [1 ]
Pamarti, Sudhakar [1 ]
Gupta, Puneet [1 ]
Wang, Kang L. L. [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect & Comp Engn, Los Angeles, CA 90095 USA
关键词
Magnetic tunneling; Perpendicular magnetic anisotropy; Torque; Magnetomechanical effects; Magnetic separation; Switches; Voltage control; Magnetic tunneling junctions (MT[!text type='Js']Js[!/text]); shared-current write; spin orbit torque (SOT); voltage controlled magnetic anisotropy (VCMA); MRAM; BIT;
D O I
10.1109/TED.2022.3228831
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Voltage-controlled (VC) spin-orbit-torque (SOT) magnetic random access memory (MRAM) is being considered as the next-generation magnetic memory with potential to achieve superior speed, power, and write error rates over existing MRAM technologies. By placing multiple VC devices on a single SOT bus, VC-SOT MRAM can also enable compact structures, in which multiple devices can be addressed individually yet programmed via a shared current. In this work, we propose two implementations of shared-current write: the horizontal shared current write (HSCW), which reduces the average SOT current per bit by the number of bits on the SOT bus, and the vertical shared current write (VSCW), which can further leverage data dependency for increased performance. We simulate the efficiency of the HSCW and VSCW using a Landau-Lifshitz-Gilbert (LLG)-based VC-SOT model and a 28-nm CMOS technology and show that HSCW and VSCW can achieve an energy saving of 74% and 40%-87%, respectively, in a 32-bit setting. Analysis of data patterns in common workloads finds that 40% of data share more than 85% common bits, for which VSCW can leverage for further improved performance.
引用
收藏
页码:478 / 484
页数:7
相关论文
共 47 条
  • [1] Area Efficient High Through-put Dual Heavy Metal Multi-Level Cell SOT-MRAM
    Ali, Karim
    Li, Fei
    Lua, S. Y. H.
    Heng, Chun-Huat
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 613 - 619
  • [2] Area Efficient Shared Diode Multi-Level Cell SOT-MRAM
    Ali, Karim
    Li, Fei
    Lua, Sunny Y. H.
    Heng, Chun-Huat
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (11)
  • [3] Temperature dependence of the voltage-controlled perpendicular anisotropy in nanoscale MgO|CoFeB|Ta magnetic tunnel junctions
    Alzate, Juan G.
    Amiri, Pedram Khalili
    Yu, Guoqiang
    Upadhyaya, Pramey
    Katine, Jordan A.
    Langer, Juergen
    Ocker, Berthold
    Krivorotov, Ilya N.
    Wang, Kang L.
    [J]. APPLIED PHYSICS LETTERS, 2014, 104 (11)
  • [4] Complementary logic operation based on electric-field controlled spin-orbit torques
    Baek, Seung-heon Chris
    Park, Kyung-Woong
    Kil, Deok-Sin
    Jang, Yunho
    Park, Jongsun
    Lee, Kyung-Jin
    Park, Byong-Guk
    [J]. NATURE ELECTRONICS, 2018, 1 (07): : 398 - 403
  • [5] Cai K., 2022, 2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), P375, DOI 10.1109/VLSITechnologyandCir46769.2022.9830307
  • [6] Carpenter R., 2021, IEDM, P16
  • [7] Doevenspeck J., 2021, 2021 Symposium on VLSI Technology
  • [8] A 4-mb toggle MRAM based on a novel bit and switching method
    Engel, BN
    Akerman, J
    Butcher, B
    Dave, RW
    DeHerrera, M
    Durlam, M
    Grynkewich, G
    Janesky, J
    Pietambaram, SV
    Rizzo, ND
    Slaughter, JM
    Smith, K
    Sun, JJ
    Tehrani, S
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2005, 41 (01) : 132 - 136
  • [9] Garello K, 2018, SYMP VLSI CIRCUITS, P81, DOI 10.1109/VLSIC.2018.8502269
  • [10] Grezes C., 2016, IEEE MAGN LETT, V8, P1