Design of ternary subtractor using multiplexers

被引:1
|
作者
Kolanti, Tulasi Naga Jyothi [1 ]
Patel, K. S. Vasundhara [1 ]
机构
[1] BMS Coll Engn, Dept ECE, Bangalore, Karnataka, India
关键词
Ternary logic; CNTFET; TBDD; Ternary half subtractor; Ternary full subtractor; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CNTFET-BASED DESIGN; CARBON-NANOTUBE; LOGIC GATES; LOW-POWER;
D O I
10.1108/CW-05-2020-0096
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose The purpose of this paper is to design multiplexers (MUXs) based on ternary half subtractor and full subtractor using carbon nanotube field-effect transistors. Design/methodology/approach Conventionally, the binary logic functions are developed by using the binary decision diagram (BDD) systems. Each node in BDD is replaced by 2:1 MUX to implement the digital circuits. Similarly, in the ternary decision diagram, each node has to be replaced by 3:1 MUX. In this paper, ternary transformed BDD is used to design the ternary subtractors using 2:1 MUXs. Findings The performance of the proposed ternary half subtractor and full subtractor using the 2:1 MUX are compared with the 3:1 MUX-based ternary circuits. It has been observed that the delay, power and power delay product values are reduced, respectively, by 67.6%, 84.3%, 94.9% for half subtractor and 67.7%, 70.1%, 90.3% for full subtractor. From the Monte Carlo simulations, it is observed that the propagation delay and power dissipation of the proposed subtractors are increased by increasing the channel length due to process variations. The stability test is also performed and observed that the stability increases as the channel length and diameter are increased. Originality/value The proposed half subtractor and full subtractor show better performance over the existing subtractors.
引用
收藏
页码:315 / 327
页数:13
相关论文
共 50 条
  • [21] Design of optical quaternary adder and subtractor using polarization switching
    Mandal S.
    Mandal D.
    Mandal M.K.
    Garai S.K.
    Journal of Optics, 2018, 47 (3) : 332 - 350
  • [22] ALGORITHM FOR OPTIMAL LOGIC DESIGN USING MULTIPLEXERS.
    Pal, Ajit
    IEEE Transactions on Computers, 1986, C-35 (08) : 755 - 757
  • [23] Design and Implementation of CORDIC algorithm using Integrated Adder and Subtractor
    Bhukya, Sreenivasu
    Inguva, Sharath Chandra
    2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [24] Design of binary subtractor using actin quantum cellular automata
    Sadhu, Tapatosh
    Das, Biplab
    De, Debashis
    Das, Jadav Chandra
    IET NANOBIOTECHNOLOGY, 2018, 12 (01) : 32 - 39
  • [25] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Asadi, Mohammad-Ali
    Mosleh, Mohammad
    Haghparast, Majid
    QUANTUM INFORMATION PROCESSING, 2020, 19 (07)
  • [26] An efficient design of reversible ternary full-adder/full-subtractor with low quantum cost
    Mohammad-Ali Asadi
    Mohammad Mosleh
    Majid Haghparast
    Quantum Information Processing, 2020, 19
  • [27] A Precise Current Subtractor Design
    Lin, Chun Wei
    Wu, Yu Huan
    Lin, Sheng Feng
    CIRCUITS, SYSTEM AND SIMULATION, 2011, 7 : 82 - 86
  • [28] Design and Implementation of Carry Select Adder without Using Multiplexers
    Kumar, Sajesh U.
    Salih, Mohamed K. K.
    Sajith, K.
    2012 1ST INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2012,
  • [29] New Design of Reversible Full Adder/Subtractor Using R Gate
    Montaser, Rasha
    Younes, Ahmed
    Abdel-Aty, Mahmoud
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (01) : 167 - 183
  • [30] A Novel Multi-operand Adder Design using Multiplexers
    Kannappan, S.
    Mastani, S. Aruna
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 239 - 242