Lightweight Read Reference Voltage Calibration Strategy for Improving 3-D TLC NAND Flash Memory Reliability

被引:7
作者
Feng, Hua [1 ]
Wei, Debao [1 ]
Wang, Yongchao [1 ]
Song, Yu [1 ]
Piao, Zhelong [1 ]
Qiao, Liyan [1 ]
机构
[1] Harbin Inst Technol, Sch Elect & Informat Engn, Harbin 150080, Peoples R China
基金
中国国家自然科学基金;
关键词
3-D NAND flash; read reference voltage; storage reliability; memory test; RETENTION; FAILURE; 3D;
D O I
10.1109/TDMR.2023.3280262
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Flash memory has gradually become the dominant storage device in the consumer market and data centers since the storage capacity increases and production costs decline. Unfortunately, as the bit density of flash memory increased, the severity of reliability issues has escalated. Read retry is necessary to recover high bit-error-rate flash data; however, read retry requires the flash to perform sequential read operations, which significantly increases read latency. To improve the flash memory read performance, a reliable adaptive optimization strategy for flash memory read reference voltage (RRV) is urgently needed. In this paper, we performed a full range of error characterization tests on three-dimensional (3-D) triple-level cell (TLC) flash memory, focusing on the effects of retention leakage, P/E wear, and interlayer variation on the threshold voltage. Finally, a lightweight flash memory RRV calibration strategy was constructed. The experiment results show that the predicted RRV using the proposed strategy is very close to the actual optimal RRV, reducing the raw bit error rate (RBER) of the same model of flash memory by up to 93.2%.
引用
收藏
页码:370 / 379
页数:10
相关论文
共 34 条
[1]   Cryogenic Operation of 3D Flash Memory for New Applications and Bit Cost Scaling with 6-Bit per Cell (HLC) and Beyond [J].
Aiba, Yuta ;
Tanaka, Hitomi ;
Maeda, Takashi ;
Sawa, Keiichi ;
Kikushima, Fumie ;
Miura, Masayuki ;
Fujisawa, Toshio ;
Matsuo, Mie ;
Sanuki, Tomoya .
2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
[2]  
Aslam C. A., 2014, P SIGN INF PROC ASS, P1
[3]   Error Characterization, Mitigation, and Recovery in Flash-Memory-Based Solid-State Drives [J].
Cai, Yu ;
Ghose, Saugata ;
Haratsch, Erich F. ;
Luo, Yixin ;
Mutlu, Onur .
PROCEEDINGS OF THE IEEE, 2017, 105 (09) :1666-1704
[4]  
Cai Y, 2015, INT S HIGH PERF COMP, P551, DOI 10.1109/HPCA.2015.7056062
[5]  
Cai Y, 2013, DES AUT TEST EUROPE, P1285
[6]  
Chen CP, 2010, INT EL DEVICES MEET
[7]   A Statistical Model of Erratic Behaviors in Flash Memory Arrays [J].
Chimenton, Andrea ;
Zambelli, Cristian ;
Olivo, Piero .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (11) :3707-3711
[8]  
Debao Wei, 2015, 2015 12th IEEE International Conference on Electronic Measurement & Instruments (ICEMI). Proceedings, P233, DOI 10.1109/ICEMI.2015.7494259
[9]   A Compact Model for Channel Coupling in Sub-30 nm NAND Flash Memory Device [J].
Kang, Myounggon ;
Hahn, Wookghee ;
Park, Il Han ;
Song, Youngsun ;
Lee, Hocheol ;
Choi, Kihwan ;
Lim, Youngho ;
Joe, Sung-Min ;
Chae, Dong Hyuk ;
Shin, Hyungcheol .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (10)
[10]   Symmetric Block-Wise Concatenated BCH Codes for NAND Flash Memories [J].
Kim, Daesung ;
Narayanan, Krishna R. ;
Ha, Jeongseok .
IEEE TRANSACTIONS ON COMMUNICATIONS, 2018, 66 (10) :4365-4380