Performance and reliability enhancement of flexible low-temperature polycrystalline silicon thin-film transistors via activation-annealing temperature optimization

被引:0
|
作者
Kim, Youngrok [1 ]
Kim, Dongbhin [1 ]
Ryu, Jinha [1 ]
Shin, Jaewoo [1 ]
Lee, Saemi [1 ]
Choi, Byoungdeog [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, 2066 Seobu-ro, Suwon 16419, Gyeonggi Do, South Korea
基金
新加坡国家研究基金会;
关键词
Flexible display; Low-temperature polycrystalline silicon; Thin-film transistors; Activation annealing; GAP-STATE DENSITY; ION-IMPLANTATION; LEAKAGE CURRENTS; TFT;
D O I
10.1016/j.tsf.2023.139925
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The high performance and reliability of low-temperature polycrystalline silicon (LTPS) thin-film transistors (TFTs) on flexible substrates need to be ensured for the proper operation of advanced flexible organic lightemitting diode (OLED) displays. However, due to the heat-sensitive components of flexible LTPS TFTs, their fabrication process faces challenges in the temperature management of its thermal treatment procedures such as activation annealing, which is an essential step in the in-line fabrication process of LTPS TFTs for activating dopants and reducing silicon lattice-related structural defects. In this work, we investigate the optimization of the activation-annealing process through the modulation of its process temperature. As the activation-annealing temperature was increased from 320 degrees C to 370 degrees C, the electrical characteristics and reliability of flexible LTPS TFTs improved owing to a decrease in the gate dielectric/channel interface and bulk channel defects. However, as the temperature was further increased to 420 degrees C, considerable degradations in device performance and reliability were observed due to a significant increase in the deep-level gate dielectric/channel interface and bulk channel defects. Physical analysis revealed that significant dehydrogenation, in which the breakage of Si-H bonds causes excess Si dangling bonds, occurred at 420 degrees C. This work shows that a fine temperature optimization of the activation annealing process is a necessary procedure for ensuring highly performant and reliable LTPS TFTs on flexible substrates.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] Effect of Biaxial Bending Strains on the Electrical Characteristics of Flexible Low-Temperature Polysilicon Thin-Film Transistors
    Zhu, Hui
    Fang, Zhixuan
    Xie, Na
    Huang, Zeng
    Liu, Zheng
    Li, Dong
    Feng, Shiwei
    Guo, Chunsheng
    Zhang, Yamin
    Zhou, Lixing
    Liu, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (09) : 4924 - 4929
  • [22] Effect of Moisture Exchange Caused by Low-Temperature Annealing on Device Characteristics and Instability in InSnZnO Thin-Film Transistors
    Chen, Zhiying
    Zhang, Meng
    Deng, Sunbin
    Jiang, Zhendong
    Yan, Yan
    Han, Suting
    Zhou, Ye
    Wong, Man
    Kwok, Hoi-Sing
    ADVANCED MATERIALS INTERFACES, 2022, 9 (14)
  • [23] Various Reliability Investigations of Low Temperature Polycrystalline Silicon Tunnel Field-Effect Thin-Film Transistor
    Ma, William Cheng-Yu
    Hsu, Hui-Shun
    Wang, Hsiao-Chun
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (04) : 775 - 780
  • [24] Moisture Related Instability in p-Type Low Temperature Polycrystalline Silicon Thin Film transistors
    Zhang, Meng
    Zhou, Wei
    Zhao, Shuyun
    Kwok, Hoi Sing
    PROCEEDINGS OF CHINA DISPLAY/ASIA DISPLAY 2011, 2011, : 427 - 430
  • [25] Low-Temperature Fully Photolithographic In-Si-O Thin-Film Transistors
    Yao, Guangyu
    Ma, Hanbin
    Sambandan, Sanjiv
    Nathan, Arokia
    2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,
  • [26] Self-Aligned Planar Metal Double-Gate Low-Temperature Polycrystalline-Silicon Thin-Film Transistors on Glass Substrate
    Sasaki, Shun
    Ogata, Hiroyuki
    Hara, Akito
    PROCEEDINGS OF 2013 TWENTIETH INTERNATIONAL WORKSHOP ON ACTIVE-MATRIX FLATPANEL DISPLAYS AND DEVICES (AM-FPD 13): TFT TECHNOLOGIES AND FPD MATERIALS, 2013, : 251 - 254
  • [27] Low-Temperature Fabrication of Solution-Processed InGaZnO Thin-Film Transistors
    Chen, Yonghua
    Yu, Zhinong
    Li, Xuyang
    Cheng, Jin
    2018 9TH INTHERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN FOR THIN-FILM TRANSISTORS (CAD-TFT), 2018, : 22 - 22
  • [28] High-mobility flexible thin-film transistors with a low-temperature zirconium-doped indium oxide channel layer
    Xiao, Peng
    Dong, Ting
    Lan, Linfeng
    Lin, Zhenguo
    Song, Wei
    Song, Erlong
    Sun, Sheng
    Li, Yuzhi
    Gao, Peixiong
    Luo, Dongxiang
    Xu, Miao
    Peng, Junbiao
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2016, 10 (06): : 493 - 497
  • [29] Low-temperature-processed polycrystalline silicon thin-film transistors using titanium disilicide contacts for source and drain
    Chang, SK
    Kim, OY
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1996, 35 (5A): : L538 - L540
  • [30] Influences of grain boundaries on temperature dependence of device characteristics and on hot carrier effects in low-temperature polycrystalline silicon thin film transistors containing large grains
    Tsuchiya, Toshiaki
    Miura, Takafumi
    Yamai, Tsubasa
    Kawachi, Genshiro
    Matsumura, Masakiyo
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (3B): : 1312 - 1317