Performance and reliability enhancement of flexible low-temperature polycrystalline silicon thin-film transistors via activation-annealing temperature optimization

被引:0
|
作者
Kim, Youngrok [1 ]
Kim, Dongbhin [1 ]
Ryu, Jinha [1 ]
Shin, Jaewoo [1 ]
Lee, Saemi [1 ]
Choi, Byoungdeog [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, 2066 Seobu-ro, Suwon 16419, Gyeonggi Do, South Korea
基金
新加坡国家研究基金会;
关键词
Flexible display; Low-temperature polycrystalline silicon; Thin-film transistors; Activation annealing; GAP-STATE DENSITY; ION-IMPLANTATION; LEAKAGE CURRENTS; TFT;
D O I
10.1016/j.tsf.2023.139925
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The high performance and reliability of low-temperature polycrystalline silicon (LTPS) thin-film transistors (TFTs) on flexible substrates need to be ensured for the proper operation of advanced flexible organic lightemitting diode (OLED) displays. However, due to the heat-sensitive components of flexible LTPS TFTs, their fabrication process faces challenges in the temperature management of its thermal treatment procedures such as activation annealing, which is an essential step in the in-line fabrication process of LTPS TFTs for activating dopants and reducing silicon lattice-related structural defects. In this work, we investigate the optimization of the activation-annealing process through the modulation of its process temperature. As the activation-annealing temperature was increased from 320 degrees C to 370 degrees C, the electrical characteristics and reliability of flexible LTPS TFTs improved owing to a decrease in the gate dielectric/channel interface and bulk channel defects. However, as the temperature was further increased to 420 degrees C, considerable degradations in device performance and reliability were observed due to a significant increase in the deep-level gate dielectric/channel interface and bulk channel defects. Physical analysis revealed that significant dehydrogenation, in which the breakage of Si-H bonds causes excess Si dangling bonds, occurred at 420 degrees C. This work shows that a fine temperature optimization of the activation annealing process is a necessary procedure for ensuring highly performant and reliable LTPS TFTs on flexible substrates.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Improvement of reliability in low-temperature polycrystalline silicon thin-film transistors by water vapor annealing
    Uraoka, Yukiharu
    Miyashita, Makoto
    Sugawara, Yuta
    Yano, Hiroshi
    Hatayama, Tomoaki
    Fuyuki, Takashi
    Sameshima, Toshiyuki
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (07): : 5657 - 5661
  • [2] Reliability of low temperature polycrystalline silicon thin-film transistors with ultrathin gate oxide
    Ueno, Hitoshi
    Sugawara, Yuta
    Yano, Hiroshi
    Hatayama, Tomoaki
    Uraoka, Yukiharu
    Fuyuki, Takashi
    Serikawa, Tadashi
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (7A): : 4021 - 4027
  • [3] Reliability of Low-Temperature Polysilicon Thin-film Transistors for Flexible Electronics Application
    Xu, Siwei
    Sun, Zhipeng
    Zhang, Dongli
    Wang, Mingxiang
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [4] Low-temperature solution-processed flexible metal oxide thin-film transistors via laser annealing
    Chen, Cihai
    Yang, Huihuang
    Yang, Qian
    Chen, Gengxu
    Chen, Huipeng
    Guoi, Tailiang
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2019, 52 (38)
  • [5] APPLICATION OF AS-DEPOSITED POLYCRYSTALLINE SILICON FILMS TO LOW-TEMPERATURE CMOS THIN-FILM TRANSISTORS
    MIYASAKA, M
    KOMATSU, T
    SHIMODAIRA, A
    YUDASAKA, I
    OHSHIMA, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1995, 34 (2B): : 921 - 926
  • [6] Effects of mechanical stresses on the reliability of low-temperature polycrystalline silicon thin film transistors for foldable displays
    Bae, Min Soo
    Park, Chuntaek
    Shin, Dongseok
    Lee, Sang Myung
    Yun, Ilgu
    SOLID-STATE ELECTRONICS, 2017, 133 : 1 - 5
  • [7] Influence of flexible substrate in low temperature polycrystalline silicon thin-film transistors: temperature dependent characteristics and low frequency noise analysis
    Kim, Donghyun
    Kim, Jungchun
    Kang, Haeyong
    Shim, Jae Won
    Lee, Jae Woo
    NANOTECHNOLOGY, 2020, 31 (43)
  • [8] Effect of ELA Energy Density on Self-Heating Stress in Low-Temperature Polycrystalline Silicon Thin-Film Transistors
    Huang, Shin-Ping
    Chen, Hong-Chih
    Chen, Po-Hsun
    Zheng, Yu-Zhe
    Chu, Ann-Kuo
    Shih, Yu-Shan
    Wang, Yu-Xuan
    Wu, Chia-Chuan
    Chen, Yu-An
    Sun, Pei-Jun
    Huang, Hui-Chun
    Lai, Wei-Chih
    Chang, Ting-Chang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) : 3163 - 3166
  • [9] Investigation of Degradation Behavior During Illuminated Negative Bias Temperature Stress in P-Channel Low-Temperature Polycrystalline Silicon Thin-Film Transistors
    Wang, Yu-Xuan
    Chang, Ting-Chang
    Tai, Mao-Chou
    Wu, Chia-Chuan
    Tu, Yu-Fa
    Chen, Jian-Jie
    Huang, Wei-Chen
    Shih, Yu-Shan
    Chen, Yu-An
    Huang, Jen-Wei
    Sze, Simon
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (05) : 712 - 715
  • [10] Physical Modeling of Low Temperature Polycrystalline Si Thin-Film Transistors
    Wang, Mingxiang
    Zhou, Xiaoliang
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,