New Power Clamp Circuit for Concurrent ESD and Surge Protections

被引:5
作者
Yang, Zhaonian [1 ]
Xu, Jinghao [1 ]
Fu, Dongbing [2 ]
Zhang, Yan [1 ,3 ]
Zhang, Yue
Yang, Yuan [1 ]
Yu, Ningmei [1 ]
机构
[1] Xian Univ Technol, Shaanxi Key Lab Complex Syst Control & Intelligent, Xian 710048, Peoples R China
[2] Chongqing Gigachip Technol Co Ltd, Chongqing 401332, Peoples R China
[3] Xidian Univ, Sch Telecommun Engn, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Clamp circuit; diode string; electrostatic discharge (ESD); leakage current; surge; trigger voltage;
D O I
10.1109/TED.2023.3296071
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An important development trend of ON-chip power clamp circuits is that they should be able to deal with more types of power rail overstress events, such as electrostatic discharges (ESDs) and surges. Generally, this requires that the clamp circuit can be fully turned on for the whole duration of the overstress events. In this work, a new MOSFET-based power clamp circuit for concurrent ESD and surge protection is proposed and successfully validated experimentally. An MOSFET controlled by a special bias circuit is inserted into a traditional voltage detector consisting of a diode string and a resistor, resulting in reductions in the leakage current and the trigger voltage. Moreover, the layout area of the proposed clamp circuit is smaller than the traditional RC-and diode-triggered clamp circuits. Practical application scenarios and performance comparisons with traditional circuits are also presented.
引用
收藏
页码:4538 / 4546
页数:9
相关论文
共 50 条
[31]   A Design of Whole-chip ESD Protection Circuit with SCR-based I/O and LIGBT-based Power Clamp [J].
Do, Kyoung-Il ;
Koo, Yong-Seo .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (01) :1-8
[32]   Design of All-Directional ESD Protection circuit with SCR-based I/O and LIGBT-based Power clamp [J].
Do, Kyoung-Il ;
Jin, Seung-Hoo ;
Lee, Byung-Seok ;
Woo, Je-Wook ;
Koo, Yong-Seo .
2021 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2021,
[33]   Troubleshooting a High-Leakage Issue of an Overdrive FinFET ESD Power Clamp From Fabrication Perspective [J].
Lu, Guangyi ;
Wang, Lihui ;
Wang, Ling ;
Gao, Xin ;
Wei, Jiahao ;
Wang, Haiming .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2025, 72 (01) :62-67
[34]   Fully Integrated GaN-on-Silicon Power-Rail ESD Clamp Circuit Without Transient Leakage Current During Normal Power-on Operation [J].
Wang, Wei-Cheng ;
Ker, Ming-Dou .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 :760-769
[35]   ESD protection design with on-chip ESD bus and high-voltage-tolerant ESD clamp circuit for mixed-voltage I/O buffers [J].
Ker, Ming-Dou ;
Chang, Wei-Jen .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) :1409-1416
[36]   Design of local ESD clamp for cross-power-domain interface circuits [J].
Lin, Chun-Yu ;
Chiu, Yu-Kai ;
Yueh, Shuan-Yu .
IEICE ELECTRONICS EXPRESS, 2016, 13 (20)
[37]   Efficient Silicon-Controlled Rectifier Devices for Cross-Power-Domain ESD Protections [J].
Yang, Zhaonian ;
Wei, Liyao ;
Long, Teng ;
Fu, Dongbing ;
Zhang, Yue ;
Liu, Jing ;
Yang, Yuan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) :5133-5137
[38]   Area-efficient Power-rail ESD Clamp Circuit with False-trigger Immunity in 28nm CMOS Process [J].
Shen, Zilong ;
Wang, Yize ;
Zhang, Xing ;
Wang, Yuan .
6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, :271-273
[39]   Insights Into the Power-Off and Power-On Transient Performance of Power-Rail ESD Clamp Circuits [J].
Lu, Guangyi ;
Wang, Yuan ;
Wang, Yize ;
Zhang, Xing .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (03) :577-584
[40]   Area-Efficient Power-Rail ESD Clamp Circuit With False-Trigger Immunity in 28nm CMOS Process [J].
Shen, Zilong ;
Wang, Yize ;
Zhang, Xing ;
Wang, Yuan .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 :876-884