Computing in Memory Using Doubled STT-MRAM With the Application of Binarized Neural Networks

被引:0
|
作者
Nemati, Seyed Hassan Hadi [1 ]
Eslami, Nima [1 ]
Moaiyeri, Mohammad Hossein [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran 1983969411, Iran
关键词
Spin electronics; computing in memory; spin-transfer torque magnetic random-access memory; binary/ternary content-addressable memory; resistive-based majority function; binary neural network;
D O I
10.1109/LMAG.2023.3301384
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The computing-in-memory (CiM) approach is a promising option for addressing the processor-memory data transfer bottleneck while performing data-intensive applications. In this letter, we present a novel CiM architecture based on spin-transfer torque magnetic random-access memory, which can work in computing and memory modes. In this letter, two spintronic devices are considered per cell to store the main data and its complement to address the reliability concerns during the read operation, which also provides a fascinating ability for performing reliable Boolean operations (all basic functions), binary/ternary content-addressable memory search operation, and multi-input majority function. Since the developed architecture can perform bitwise xnor operations in one cycle, a resistive-based accumulator has been designed to perform multi-input majority production to improve the structure for implementing fast and low-cost binary neural networks (BNNs). To this end, multiplication, accumulation, and passing through the activation function are accomplished in three cycles. The simulation result of exploiting the architecture in the BNN application indicates 86%-98% lower power-delay product than existing architectures.
引用
收藏
页数:5
相关论文
共 23 条
  • [1] A High Reliability Sense Amplifier for Computing In-Memory with STT-MRAM
    Zhang, Li
    Tang, Hualian
    Xu, Beilei
    Zhuang, Yiqi
    Bao, Junlin
    SPIN, 2020, 10 (02)
  • [2] An STT-MRAM based reconfigurable computing-in-memory architecture for general purpose computing
    Yu Pan
    Xiaotao Jia
    Zhen Cheng
    Peng Ouyang
    Xueyan Wang
    Jianlei Yang
    Weisheng Zhao
    CCF Transactions on High Performance Computing, 2020, 2 : 272 - 281
  • [3] An STT-MRAM based reconfigurable computing-in-memory architecture for general purpose computing
    Pan, Yu
    Jia, Xiaotao
    Cheng, Zhen
    Ouyang, Peng
    Wang, Xueyan
    Yang, Jianlei
    Zhao, Weisheng
    CCF TRANSACTIONS ON HIGH PERFORMANCE COMPUTING, 2020, 2 (03) : 272 - 281
  • [4] TAM: A Computing in Memory based on Tandem Array within STT-MRAM for Energy-Efficient Analog MAC Operation
    Wang, Jinkai
    Gu, Zhengkun
    Wang, Hongyu
    Hao, Zuolei
    Zhang, Bojun
    Zhao, Weisheng
    Zhang, Yue
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [5] A Computing-in-memory Scheme with Series Bit-cell in STT-MRAM for Efficient Multi-bit Analog Multiplication
    Hao, Zuolei
    Zhang, Yue
    Wang, Jinkai
    Wang, Hongyu
    Bai, Yining
    Wang, Guanda
    Zhao, Weisheng
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2021,
  • [6] Area and Energy Efficient Short-Circuit-Logic-Based STT-MRAM Crossbar Array for Binary Neural Networks
    Wang, Chao
    Wang, Zhaohao
    Zhang, Zhongkui
    Zhang, Youguang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1386 - 1390
  • [7] A CFMB STT-MRAM-Based Computing-in-Memory Proposal With Cascade Computing Unit for Edge AI Devices
    Zhou, Yongliang
    Zhou, Zixuan
    Wei, Yiming
    Yang, Zhen
    Lin, Xiao
    Dai, Chenghu
    Hao, Licai
    Peng, Chunyu
    Cai, Hao
    Wu, Xiulong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (01) : 187 - 200
  • [8] High-Performance STT-MRAM-Based Computing-in-Memory Scheme Utilizing Data Read Feature
    Wu, Bi
    Liu, Kai
    Yu, Tianyang
    Zhu, Haonan
    Chen, Ke
    Yan, Chenggang
    Deng, Erya
    Liu, Weiqiang
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 : 817 - 826
  • [9] A STT-Assisted SOT MRAM-Based In-Memory Booth Multiplier for Neural Network Applications
    Wu, Jiayao
    Wang, Yijiao
    Wang, Pengxu
    Wang, Yiming
    Zhao, Weisheng
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 29 - 34
  • [10] Efficient Object Detection Using Embedded Binarized Neural Networks
    Kung, Jaeha
    Zhang, David
    van der Wal, Gooitzen
    Chai, Sek
    Mukhopadhyay, Saibal
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (06): : 877 - 890