A Novel Design of Low Power & High Speed FinFET Based Binary and Ternary SRAM and 4*4 SRAM Array

被引:1
作者
Shylashree, N. [1 ]
Amulya, M. S. [1 ]
Disha, Gulur R. [1 ]
Praveena, N. [1 ]
Verma, Vijay Kumar [2 ]
Muthumanickam, S. [3 ]
Kannagi, V. [3 ]
Sivachandar, K. [3 ]
Nath, Vijay [4 ]
机构
[1] VTU, RV Coll Engn, Dept Elect & Commun Engn, Bengaluru 560059, Karnataka, India
[2] Indian Space Res Org ISRO, UR Rao Satellite Ctr, Bangalore 560231, India
[3] RMK Coll Engn & Technol, Tiruvallur, India
[4] Birla Inst Technol Mesra, Dept Elect & Commun Engn, Ranchi 835215, JH, India
关键词
QCA; CMOS; SRAM; MTCMOS; DTMOS-GDI; FinFET;
D O I
10.1080/03772063.2023.2207549
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Conventional Complementary Metal Oxide Semiconductor Field Effect Transistor (CMOSFET) design techniques have limitations in designing the Integrated Circuit (ICs), especially with memories of multiple valued logic (MVL) in nanotechnologies. FinFET technologies provide the possibilities of low logic gates and small chip areas with high speed. Memories play an essential role in all types of devices. This paper aims to optimize the power and increase the speed of the SRAM Cell and Array using different techniques in 18nm FinFET technology. The presence of a ternary input provides an additional degree of freedom for the operation of the memory cell. The SRAM cells are also implemented at a Quantum level to improve the results in terms of area, energy, and speed. Simulation and Analysis of the design is done using Cadence Virtuoso Analog Design Environment Tool and Quantum Dot Cellular Automata Designer Tool. The proposed Multi-Threshold Complementary MOS (MTCMOS) based SRAM Array design exhibits an improvement of 4.56% in power consumption and 19.29% in speed as compared to a Conventional CMOS SRAM Array. The proposed ternary implementation of the MTCMOS-based SRAM cell is found to have a 24.9% reduction in power consumption and a 39% improvement in speed as compared to the proposed conventional ternary CMOS SRAM array while SRAM cell latency is 1 clock cycle. It occupies an area of 0.04 mu m(2) and consists of 33 quantum cells. The average energy dissipation of this SRAM cell is found to be 40% better than the latest existing literature for the design.
引用
收藏
页数:16
相关论文
共 50 条
  • [31] Novel Low Power Cross-Coupled FET-Based Sense Amplifier Design for High-Speed SRAM Circuits
    Priya, G. Lakshmi
    Saran, Puneet
    Padhy, Shikhar Kumar
    Agarwal, Prateek
    Roobert, A. Andrew
    Julus, L. Jerart
    MICROMACHINES, 2023, 14 (03)
  • [32] A FinFET Based Low-Power Write Enhanced SRAM Cell With Improved Stability
    Sharma, Atharv
    Sharma, Kulbhushan
    Tomar, V. K.
    Sachdeva, Ashish
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 187
  • [33] Design of a 32nm Independent Gate FinFET based SRAM Cell with Improved Noise Margin for Low Power Application
    Rahaman, Mirwaiz
    Mahapatra, Rajat
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [34] Process Variation Tolerant FinFET Based Robust Low Power SRAM Cell Design at 32 nm Technology
    Raj, Balwinder
    Mitra, Jatin
    Bihani, Deepak Kumar
    Rangharajan, V.
    Saxena, A. K.
    Dasgupta, S.
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (02) : 163 - 171
  • [35] A sub-threshold 10T FinFET SRAM cell design for low-power applications
    Dolatshah, Amir
    Abbasian, Erfan
    Nayeri, Maryam
    Sofimowloodi, Sobhan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 157
  • [36] Ultra Low power Dissipation in 9T SRAM Design by Using FinFET Technology
    Sharma, Nidhi
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,
  • [37] IMPROVED SPEED LOW POWER AND LOW VOLTAGE SRAM DESIGN FOR LDPC APPLICATION CIRCUITS
    Selvam, Rosalind Deena Kumari
    Senthilpari, C.
    Lini, Lee
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2018, 13 (03) : 822 - 837
  • [38] A 7T high stable and low power SRAM cell design using QG-SNS FinFET
    Ruhil, Shaifali
    Khanna, Vandana
    Dutta, Umesh
    Shukla, Neeraj Kumar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 168
  • [39] A novel high-performance TG-based SRAM cell with 5 nm FinFET technology
    Pal, Sandipan
    Upadhyaya, Bijoy Kumar
    Majumder, Tanmoy
    Das, Narottam
    Bhattacharjee, Abhishek
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (02):
  • [40] A novel single-ended 9T FinFET sub-threshold SRAM cell with high operating margins and low write power for low voltage operations
    Pahuja, Hitesh
    Tyagi, Mintu
    Panday, Sudhakar
    Singh, Balwinder
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 99 - 116