A Novel Design of Low Power & High Speed FinFET Based Binary and Ternary SRAM and 4*4 SRAM Array

被引:1
作者
Shylashree, N. [1 ]
Amulya, M. S. [1 ]
Disha, Gulur R. [1 ]
Praveena, N. [1 ]
Verma, Vijay Kumar [2 ]
Muthumanickam, S. [3 ]
Kannagi, V. [3 ]
Sivachandar, K. [3 ]
Nath, Vijay [4 ]
机构
[1] VTU, RV Coll Engn, Dept Elect & Commun Engn, Bengaluru 560059, Karnataka, India
[2] Indian Space Res Org ISRO, UR Rao Satellite Ctr, Bangalore 560231, India
[3] RMK Coll Engn & Technol, Tiruvallur, India
[4] Birla Inst Technol Mesra, Dept Elect & Commun Engn, Ranchi 835215, JH, India
关键词
QCA; CMOS; SRAM; MTCMOS; DTMOS-GDI; FinFET;
D O I
10.1080/03772063.2023.2207549
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Conventional Complementary Metal Oxide Semiconductor Field Effect Transistor (CMOSFET) design techniques have limitations in designing the Integrated Circuit (ICs), especially with memories of multiple valued logic (MVL) in nanotechnologies. FinFET technologies provide the possibilities of low logic gates and small chip areas with high speed. Memories play an essential role in all types of devices. This paper aims to optimize the power and increase the speed of the SRAM Cell and Array using different techniques in 18nm FinFET technology. The presence of a ternary input provides an additional degree of freedom for the operation of the memory cell. The SRAM cells are also implemented at a Quantum level to improve the results in terms of area, energy, and speed. Simulation and Analysis of the design is done using Cadence Virtuoso Analog Design Environment Tool and Quantum Dot Cellular Automata Designer Tool. The proposed Multi-Threshold Complementary MOS (MTCMOS) based SRAM Array design exhibits an improvement of 4.56% in power consumption and 19.29% in speed as compared to a Conventional CMOS SRAM Array. The proposed ternary implementation of the MTCMOS-based SRAM cell is found to have a 24.9% reduction in power consumption and a 39% improvement in speed as compared to the proposed conventional ternary CMOS SRAM array while SRAM cell latency is 1 clock cycle. It occupies an area of 0.04 mu m(2) and consists of 33 quantum cells. The average energy dissipation of this SRAM cell is found to be 40% better than the latest existing literature for the design.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] Low power and high write speed SEU tolerant SRAM data cell design
    Li Wang
    GuoHe Zhang
    YunLin Zeng
    ZhiBiao Shao
    Science China Technological Sciences, 2015, 58 : 1983 - 1988
  • [22] Low power and high write speed SEU tolerant SRAM data cell design
    Wang Li
    Zhang GuoHe
    Zeng YunLin
    Shao ZhiBiao
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2015, 58 (11) : 1983 - 1988
  • [23] Low power and high write speed SEU tolerant SRAM data cell design
    WANG Li
    ZHANG GuoHe
    ZENG YunLin
    SHAO ZhiBiao
    Science China(Technological Sciences), 2015, (11) : 1983 - 1988
  • [24] DAM SRAM CORE: An Efficient High-Speed and Low-Power CIM SRAM CORE Design for Feature Extraction Convolutional Layers in Binary Neural Networks
    Zhao, Ruiyong
    Gong, Zhenghui
    Liu, Yulan
    Chen, Jing
    MICROMACHINES, 2024, 15 (05)
  • [25] A Novel Algorithm for Aspect Ratio Estimation in SRAM Design to Achieve High SNM, High Speed, and Low Leakage Power
    Mantrashetti, Sanket M.
    Chavan, Arunkumar P.
    Pawar, Prakash
    Aradhya, H. V. Ravish
    Powar, Omkar S.
    IEEE ACCESS, 2025, 13 : 9942 - 9954
  • [26] A Stable Low Power Dissipating 9 T SRAM for Implementation of 4 x 4 Memory Array with High Frequency Analysis
    Joy, Ancy
    Kuruvilla, Jinsa
    WIRELESS PERSONAL COMMUNICATIONS, 2022, 126 (04) : 3305 - 3316
  • [27] A novel design of low power and high read stability Ternary SRAM (T-SRAM), memory based on the modified Gate Diffusion Input (m-GDI) method in nanotechnology
    Abiri, Ebrahim
    Darabi, Abdolreza
    MICROELECTRONICS JOURNAL, 2016, 58 : 44 - 59
  • [28] Device-optimization technique for robust and low-power FinFET SRAM design in nanoscale era
    Bansal, Aditya
    Mukhopadhyay, Saibal
    Roy, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) : 1409 - 1419
  • [29] Low Power and Robust Binary Tree SRAM Design for Embedded Systems
    Sun, Luo
    Mathew, Jimson
    Shafik, Rishad A.
    Pradhan, Dhiraj K.
    2013 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2013, : 87 - 92
  • [30] A Modified SRAM Based Low Power Memory Design
    Pathak, Apoorva
    Sachan, Divyesh
    Peta, Harish
    Goswami, Manish
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 122 - 127