Energy efficient enhanced all pass transformation fostered variable digital filter design based on approximate adder and approximate multiplier for eradicating sensor nodes noise

被引:2
|
作者
Raja, M. Ramkumar [1 ]
Naveen, R. [2 ]
Durai, C. Anand Deva [3 ]
Usman, Mohammed [1 ]
Shukla, Neeraj Kumar [1 ]
Muqeet, Mohammed Abdul [1 ]
机构
[1] King Khalid Univ, Coll Engn, Dept Elect Engn, Abha, Saudi Arabia
[2] Ashoka Womens Engn Coll, Kurnool, Andhra Pradesh, India
[3] King Khalid Univ, Dept Comp Sci, Abha, Saudi Arabia
关键词
All pass transformation; Approximate multiplier; Approximate adder; Carry prediction; Sandpiper optimization; Ternary multiplier; Variable digital filter;
D O I
10.1007/s10470-023-02201-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Variable digital filter (VDF) plays a significant role in communication and signal processing field. Any prototype filter's preferred frequency response is attained by creating All Pass Transformation (APT) based filter to maintain complete control over the cut-off frequency. However, the speed, power, and area usage of the digital filter are constrained by its performance. Therefore, in this manuscript, All Pass Transformation based Variable digital filters (APT-VDF) using Error Reduced Carry Prediction Approximate Adder (ERCPAA) andSandpiper Optimization fostered Approximate Multiplier (SO-AM) is proposed. The proposed APT-VDF-ERCPAA-SOAM filter design is utilized for enhancing the filter efficiency by reducing noise in the sensor nodes. The proposed ERCPAA design is incorporated with carry prediction and constant truncation for diminishing the path delay and area utilization. Moreover, the proposed SO-AM is used for minimizing the design complexity and power utilization. The simulation of the proposed method is activated in Verilog and the design is synthesized in FPGA uses Xilinx ISE 14.5. The proposed APT-VDF- ERCPAA- SO-AM filter design has attained 35.6%, 21.75%, 28.69% lower power and 46.58%, 12.3%, 38.07% lower delay than the existing approaches, like Very Large-Scale Integration design of All Pass Transformation based Variable digital filters uses a new variable block sized ternary adder (VBSTA) and ternary multiplier (APTVDF-VBSTA-TM), Finite Impulse Response (FIR) adaptive filter design by hybridizing canonical signed digit (CSD) and approximate booth recode (ABR) algorithm in DA architecture (FIR- CSDABR-DA) and digital FIR filter design using Carry Save Adder (CSA) and Structured Tree Multiplier (FIR-CSA-STM) respectively.
引用
收藏
页码:399 / 413
页数:15
相关论文
共 7 条