A Low-power Incremental Delta-sigma ADC with Adaptive Biasing for CMOS Image Sensors

被引:0
作者
Seo, Dong-Hwan [1 ]
Kim, Jung-Gyun [1 ]
Lee, Byung-Geun [1 ]
机构
[1] Gwangju Inst Sci & Technol, Sch Elect Engn & Comp Sci, Gwangju 61005, South Korea
基金
新加坡国家研究基金会;
关键词
Adaptive biasing; analog-to-digital converter; CMOS image sensor; incremental delta-sigma; SINGLE-SLOPE ADC; NOISE;
D O I
10.5573/JSTS.2023.23.5.314
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and fabrication of a low-power incremental delta-sigma analog-to-digital converter (ADC) with an adaptive bias technique suitable for complimentary metal-oxide semiconductor (CMOS) image sensors (CISs). The adaptive biasing circuitry provides the amplifier with a predicted minimum current value required for the integrator output to settle; this optimized current flows through the amplifier and reduces power consumption by 40%. A prototype ADC fabricated using a 0.18 mu m CMOS process, achieves an SNDR of 65 dB at a sampling frequency of 25 MHz and consumes 13.5 mu W from a 1.8 V power supply. The measured differential and integral nonlinearities are +0.31/-0.42 and +0.62/-0.75 at a 12-bit accuracy, respectively.
引用
收藏
页码:314 / 321
页数:8
相关论文
共 50 条
  • [41] A Low-power CMOS Image Sensor Based on Variable Frame Rate Operation
    Choi, Byoung-Soo
    Eunsu-Shin
    Bae, Myunghan
    Kim, Sang-Hwan
    Lee, Jimin
    Oh, Chang-Woo
    Seo, Sang-Ho
    Shin, Jang-Kyoo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 854 - 861
  • [42] A Low Power Up/Down Double-Data-Rate Counter for CMOS Image Sensors
    Wei, Jingwei
    Xu, Sheng
    Li, Dongmei
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [43] Low-Power Single-Ended SAR ADC Using Symmetrical DAC Switching for Image Sensors With Passive CDS and PGA Technique
    Wang, Jingyu
    Liu, Shubin
    Shen, Yi
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2378 - 2388
  • [44] A 24-bit delta-sigma ADC with an ultra-low noise chopper-stabilized programmable gain instrumentation amplifier
    Johnston, JE
    COMPUTER STANDARDS & INTERFACES, 2001, 23 (02) : 123 - 128
  • [45] A Two-Step Prediction ADC Architecture for Integrated Low Power Image Sensors
    Yu, Hang
    Tang, Wei
    Guo, Menghan
    Chen, Shoushun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (01) : 50 - 60
  • [46] A self-adaptive correlated multiple sampling technique based on single-slope ADC for low-noise CMOS image sensors
    Zheng, Haojie
    Nie, Kaiming
    Zha, Wanbin
    Xu, Jiangtao
    MICROELECTRONICS JOURNAL, 2024, 149
  • [47] A 12-bit 2.5-bit/phase two-stage cyclic ADC with phase scaling and low-power Sub-ADC for CMOS image sensor
    Zhao, Shuanghan
    Gao, Jing
    Chen, Quanmin
    Nie, Kaiming
    Xu, Jiangtao
    MICROELECTRONICS JOURNAL, 2024, 150
  • [48] A Four Bit Low Power 165MS/s Flash-SAR ADC for Sigma-Delta ADC Application
    Molaei, Hasan
    Khorami, Ata
    Sendi, M. S. Eslampanth
    Hajsadeghi, K.
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 153 - 156
  • [49] A Low-Power CMOS Image Sensor With Multiple-Column-Parallel Readout Structure
    Hyeon, Jang-Su
    Kim, Sang-Hyeon
    Kim, Hyeon-June
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 180 - 187
  • [50] Low-power CMOS fully-folding ADC with a mixed-averaging distributed T/H circuit
    Liu Zhen
    Jia Song
    Wang Yuan
    Ji Lijiu
    Zhang Xing
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (12)