Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate

被引:4
作者
Sharma, Uma [1 ]
Jhamb, Mansi [1 ]
机构
[1] GGSIPU, Univ Sch Informat Commun & Technol, New Delhi, India
关键词
Low voltage (LV) and low power (LP); Floating gate MOSFET (FGMOS); FGMOS XOR gate; Full adder (FA); Arithmetic logic unit (ALU); Pass transistor logic (PTL); FULL ADDER; HIGH-SPEED; LOGIC; CMOS; ALU;
D O I
10.1007/s00034-022-02239-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Full adders (FAs) are the core elements and substantially impact the performance of digital signal processing applications such as arithmetic logic unit (ALU). In this paper, XOR gate-based FA design is presented that can operate appropriately in the domain of ultra-low voltage (LV) and low power (LP). In this treatise, FGMOS technique is used to elevate the performance in terms of design complexity and to reduce the power requirements. Important device performance characteristics such as power (pwr), delay (tp), power delay product (PDP) and energy delay product (EDP) are explored for the proposed FGMOS XOR gate design, and existing XOR designs are used to assess the results. This research paper presents a low-power FGMOS XOR gate design with a total power consumption of 5.39 pW at 0.7 V supply. Further, in this work, 1-bit FGMOS-based ALU is proposed to perform the functions of full adder, NAND, NOR and XOR. To ameliorate the performance of the circuit, FGMOS-based NAND and NOR gate designs are also proposed in this treatise. Aforementioned full adder and XOR gate along with pass-transistor logic (PTL)-based multiplexers are used to design efficient design of 1-bit ALU at 22-nm technology node. This research paper explicates the utility of FGMOS technique for the designing of high-performance complex digital circuits.
引用
收藏
页码:2852 / 2871
页数:20
相关论文
共 50 条
  • [41] A low-voltage low-power CMOS fully differential linear transconductor with mobility reduction compensation
    Farouk, Tamer
    Mohieldin, Ahmed Nader
    Khalil, Ahmed Hussien
    MICROELECTRONICS JOURNAL, 2012, 43 (01) : 69 - 76
  • [42] A Novel Fast, Low-Power and High-Performance XOR-XNOR Cell
    Valashani, Majid Amini
    Mirzakuchaki, Sattar
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 694 - 697
  • [43] A New Low-Power Full-Adder Cell For Low Voltage Using CNTFETs
    Jttendra, K. S.
    Srirtivasulu, Avireni
    Singh, Brahrnadeo Prasad
    PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE - ECAI 2017, 2017,
  • [44] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [45] A low-voltage and energy-efficient full adder cell based on carbon nanotube technology
    Navi, Keivan
    Rad, Rabe'e Sharifi
    Moaiyeri, Mohammad Hossein
    Momeni, Amir
    NANO-MICRO LETTERS, 2010, 2 (02) : 114 - 120
  • [46] Frequency-Compensated Bulk-Driven TIA Suitable for Low-Voltage Low-Power Applications
    Bansal, Urvashi
    Gupta, Maneesha
    Raj, Niranjan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (07)
  • [47] A Low-voltage Low-power Wideband CMOS VCO with Robust Sub-band Switching Technique
    Lee, Yongho
    Kim, Seungsoo
    Shin, Hyunchol
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (06) : 723 - 729
  • [48] A Low-Voltage, Low-Power Bulk-Driven Mixer using 0.18 μm CMOS Technology
    Sharma, Rahul
    Chaturvedi, Abhay
    Kumar, Manish
    2015 IEEE UP SECTION CONFERENCE ON ELECTRICAL COMPUTER AND ELECTRONICS (UPCON), 2015,
  • [49] A novel low-power full-adder cell for low voltage
    Navi, Keivan
    Maeen, Mehrdad
    Foroutan, Vahid
    Timarchi, Somayeh
    Kavehei, Omid
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (04) : 457 - 467
  • [50] A Low-Voltage, Low-Power, and Low-Noise UWB Mixer Using Bulk-Injection and Switched Biasing Techniques
    Kim, Myoung-Gyun
    An, Hee-Woo
    Kang, Yun-Mo
    Lee, Ji-Young
    Yun, Tae-Yeoul
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (08) : 2486 - 2493