Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate

被引:4
|
作者
Sharma, Uma [1 ]
Jhamb, Mansi [1 ]
机构
[1] GGSIPU, Univ Sch Informat Commun & Technol, New Delhi, India
关键词
Low voltage (LV) and low power (LP); Floating gate MOSFET (FGMOS); FGMOS XOR gate; Full adder (FA); Arithmetic logic unit (ALU); Pass transistor logic (PTL); FULL ADDER; HIGH-SPEED; LOGIC; CMOS; ALU;
D O I
10.1007/s00034-022-02239-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Full adders (FAs) are the core elements and substantially impact the performance of digital signal processing applications such as arithmetic logic unit (ALU). In this paper, XOR gate-based FA design is presented that can operate appropriately in the domain of ultra-low voltage (LV) and low power (LP). In this treatise, FGMOS technique is used to elevate the performance in terms of design complexity and to reduce the power requirements. Important device performance characteristics such as power (pwr), delay (tp), power delay product (PDP) and energy delay product (EDP) are explored for the proposed FGMOS XOR gate design, and existing XOR designs are used to assess the results. This research paper presents a low-power FGMOS XOR gate design with a total power consumption of 5.39 pW at 0.7 V supply. Further, in this work, 1-bit FGMOS-based ALU is proposed to perform the functions of full adder, NAND, NOR and XOR. To ameliorate the performance of the circuit, FGMOS-based NAND and NOR gate designs are also proposed in this treatise. Aforementioned full adder and XOR gate along with pass-transistor logic (PTL)-based multiplexers are used to design efficient design of 1-bit ALU at 22-nm technology node. This research paper explicates the utility of FGMOS technique for the designing of high-performance complex digital circuits.
引用
收藏
页码:2852 / 2871
页数:20
相关论文
共 50 条
  • [1] Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate
    Uma Sharma
    Mansi Jhamb
    Circuits, Systems, and Signal Processing, 2023, 42 : 2852 - 2871
  • [2] Low-Voltage Low-Power FGMOS-Based Current Conveyor III
    Rana, Charu
    Afzal, Neelofer
    Prasad, Dinesh
    Anu
    ADVANCES IN POWER SYSTEMS AND ENERGY MANAGEMENT, 2018, 436
  • [3] A High-Speed, Low-Power, and Area-Efficient FGMOS-Based Full Adder
    Gupta, Roshani
    Gupta, Rockey
    Sharma, Susheel
    IETE JOURNAL OF RESEARCH, 2022, 68 (03) : 2305 - 2311
  • [4] Follower Voltage Flipped with FGMOS Transistors for Low-Voltage and Low-Power Applications
    de la Cruz-Alejo, Jesus
    2013 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2013, : 473 - 477
  • [5] Low-Voltage Low-Power CMOS Design
    Dokic, Branko L.
    Pesic-Brdanin, Tatjana
    Cavka, Drago
    2016 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL), 2016,
  • [6] Low-voltage low-power CMOS-RF transceiver design
    Steyaert, MSJ
    De Muer, B
    Leroux, P
    Borremans, M
    Mertens, K
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2002, 50 (01) : 281 - 287
  • [7] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    Wang Honglai
    Zhang Xiaoxing
    Dai Yujie
    Lu Yingjie
    Matsuoka, Toshimasa
    Wang Jun
    Taniguchi, Kenji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (08)
  • [8] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    王洪来
    张小兴
    戴宇杰
    吕英杰
    Toshimasa Matsuoka
    Kenji Taniguchi
    半导体学报, 2011, 32 (08) : 118 - 121
  • [9] Low-Voltage and High-Speed CMOS Circuit Design with Low-Power Mode
    Berg, Yngvar
    Mirmotahari, Omid
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 57 - 60
  • [10] A low-voltage and low-power CMOS active pixel
    Zhang, M
    Llaser, N
    Devos, F
    CISST'2000: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON IMAGING SCIENCE, SYSTEMS, AND TECHNOLOGY, VOLS I AND II, 2000, : 131 - 136