Integrated Logic Circuits Based on Wafer-Scale 2D-MoS2 FETs Using Buried-Gate Structures

被引:1
作者
Lee, Ju-Ah [1 ,2 ]
Yoon, Jongwon [1 ]
Hwang, Seungkwon [1 ]
Hwang, Hyunsang [3 ]
Kwon, Jung-Dae [1 ]
Lee, Seung-Ki [2 ]
Kim, Yonghun [1 ]
机构
[1] Korea Inst Mat Sci KIMS, Dept Energy & Elect Mat, Surface Mat Div, Chang Won 51508, South Korea
[2] Pusan Natl Univ, Sch Mat Sci & Engn, Busan 46241, South Korea
[3] Pohang Univ Sci & Technol POSTECH, Ctr Single Atom Based Semicond Device, Dept Mat Sci & Engn, Pohang 37673, South Korea
关键词
molybdenum disulfide; buried-gate structure; logic circuits; gate controllability; wafer-scale integration; 2-DIMENSIONAL MATERIALS; GRAPHENE TRANSISTORS; MOS2; AL2O3; FILMS; OPPORTUNITIES; PERFORMANCE; DEPOSITION; PROGRESS; SURFACE;
D O I
10.3390/nano13212870
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Two-dimensional (2D) transition-metal dichalcogenides (TMDs) materials, such as molybdenum disulfide (MoS2), stand out due to their atomically thin layered structure and exceptional electrical properties. Consequently, they could potentially become one of the main materials for future integrated high-performance logic circuits. However, the local back-gate-based MoS2 transistors on a silicon substrate can lead to the degradation of electrical characteristics. This degradation is caused by the abnormal effect of gate sidewalls, leading to non-uniform field controllability. Therefore, the buried-gate-based MoS2 transistors where the gate electrodes are embedded into the silicon substrate are fabricated. The several device parameters such as field-effect mobility, on/off current ratio, and breakdown voltage of gate dielectric are dramatically enhanced by field-effect mobility (from 0.166 to 1.08 cm(2)/V<middle dot>s), on/off current ratio (from 4.90 x 10(5) to 1.52 x 10(7)), and breakdown voltage (from 15.73 to 27.48 V) compared with a local back-gate-based MoS2 transistor, respectively. Integrated logic circuits, including inverters, NAND, NOR, AND, and OR gates, were successfully fabricated by 2-inch wafer-scale through the integration of a buried-gate MoS2 transistor array.
引用
收藏
页数:14
相关论文
共 25 条
[21]   Wafer-scale monolayer MoS2 grown by chemical vapor deposition using a reaction of MoO3 and H2S [J].
Kim, Youngchan ;
Bark, Hunyoung ;
Ryu, Gyeong Hee ;
Lee, Zonghoon ;
Lee, Changgu .
JOURNAL OF PHYSICS-CONDENSED MATTER, 2016, 28 (18)
[22]   Memristor Array Based on Wafer-Scale 2D HfS2 for Dual-Mode Physically Unclonable Functions [J].
Zheng, Haofei ;
Li, Lingqi ;
Chien, Yu-Chieh ;
Yang, Jie ;
Li, Sifan ;
Jain, Samarth ;
Xiang, Heng ;
Chen, Mingxi ;
Chai, Jianwei ;
Long, Yinfeng ;
Pam, Mei Er ;
Wang, Lin ;
Chi, Dongzhi ;
Ang, Kah-Wee .
ACS APPLIED MATERIALS & INTERFACES, 2024, 16 (47) :64963-64975
[23]   Automated Assembly of Wafer-Scale 2D TMD Heterostructures of Arbitrary Layer Orientation and Stacking Sequence Using Water Dissoluble Salt Substrates [J].
Han, Sang Sub ;
Ko, Tae-Jun ;
Yoo, Changhyeon ;
Shawkat, Mashiyat Sumaiya ;
Li, Hao ;
Kim, Bo Kyung ;
Hong, Woong-Ki ;
Bae, Tae-Sung ;
Chung, Hee-Suk ;
Oh, Kyu Hwan ;
Jung, Yeonwoong .
NANO LETTERS, 2020, 20 (05) :3925-3934
[24]   Resistive random-access memories using quasi-2D halide perovskites for wafer-scale reliable switching behaviors [J].
Kim, Hyojung ;
Choi, Min-ju ;
Suh, Jun Min ;
Shim, Young-Seok ;
Im, In Hyuk ;
Hyun, Daijoon ;
Yang, Seok Joo ;
Cai, Zhicheng ;
Hilal, Muhammad ;
Lee, Mi Gyoung ;
Moon, Cheon Woo ;
Kim, Soo Young ;
Jang, Ho Won .
MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2024, 182
[25]   Wafer-scale solution-processed 2D material analog resistive memory array for memory-based computing [J].
Tang, Baoshan ;
Veluri, Hasita ;
Li, Yida ;
Yu, Zhi Gen ;
Waqar, Moaz ;
Leong, Jin Feng ;
Sivan, Maheswari ;
Zamburg, Evgeny ;
Zhang, Yong-Wei ;
Wang, John ;
Thean, Aaron V-Y .
NATURE COMMUNICATIONS, 2022, 13 (01)