4H-SiC Trench Gate Lateral MOSFET With Dual Source Trenches for Improved Performance and Reliability

被引:5
作者
Wang, Hengyu [1 ,2 ]
Wang, Baozhu [1 ]
Kong, Lingxu [1 ]
Liu, Li [1 ]
Chen, Hu [1 ]
Long, Teng [2 ]
Udrea, Florin [2 ]
Sheng, Kuang [1 ]
机构
[1] Zhejiang Univ, Coll Elect Engn, Hangzhou 310027, Peoples R China
[2] Univ Cambridge, Dept Engn, Elect Engn Div, Cambridge CB3 0FA, England
基金
中国国家自然科学基金;
关键词
SiC LMOSFET; specific ON-resistance; process window; oxide field; gate charge; POWER; UMOSFETS;
D O I
10.1109/TDMR.2022.3222909
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The SiC trench gate lateral MOSFET featuring dual source trenches is proposed in this work. 2D numerical simulations by TCAD are conducted to study the performance and the reliability of the proposed structure and the conventional ones. With the trench gate, the device specific ON-resistance is reduced by more than 50% compared to that of the planar gate device. The device with proposed dual source trenches can also prevent the Pwell punch through problem that occurs in conventional lateral LMOS. As a result, a blocking voltage over 1200V can be achieved with the proposed structure. The proposed devices have two types of configurations. Compared with the configuration of double shallow trenches, the configuration of deep and shallow trenches can mitigate the curvature effect near the P+ source region by increasing the effective curvature radius. As a result, the RESURF doping and epi thickness windows are both expanded by 1.5 x. Furthermore, as the deep source trenches push the electric field away from the gate trench, the off-state oxide field is effectively reduced to below 3MV/cm. Thus, the long-term reliability is substantially improved. In addition, the deep and shallow source trench configuration provides the enhanced screen effect and hence lowers the gate charge by 50%. Faster switching can be achieved with this structure.
引用
收藏
页码:2 / 8
页数:7
相关论文
共 35 条
  • [1] Temperature Dependence of 55 nm Gate Oxide, 2.3 kV SiC Power JBSFETs With Linear, Hexagonal, and Octagonal Cell Layouts
    Agarwal, Aditi
    Baliga, B. Jayant
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 1233 - 1241
  • [2] [Anonymous], 2016, ATL US MAN
  • [3] Improved high-voltage lateral RESURF MOSFETs in 4H-SiC
    Banerjee, S
    Chatty, K
    Chow, TP
    Gutmann, RJ
    [J]. IEEE ELECTRON DEVICE LETTERS, 2001, 22 (05) : 209 - 211
  • [4] Barlow M, 2016, APPL POWER ELECT CO, P1646, DOI 10.1109/APEC.2016.7468087
  • [5] High-Temperature Recessed Channel SiC CMOS Inverters and Ring Oscillators
    Ekstrom, Mattias
    Malm, Bengt Gunnar
    Zetterling, Carl-Mikael
    [J]. IEEE ELECTRON DEVICE LETTERS, 2019, 40 (05) : 670 - 673
  • [6] 3.3-kV-Class 4H-SiC MeV-Implanted UMOSFET With Reduced Gate Oxide Field
    Harada, Shinsuke
    Kobayashi, Yusuke
    Ariyoshi, Keiko
    Kojima, Takahito
    Senzaki, Junji
    Tanaka, Yasunori
    Okumura, Hajime
    [J]. IEEE ELECTRON DEVICE LETTERS, 2016, 37 (03) : 314 - 316
  • [7] Harada S, 2012, PROC INT SYMP POWER, P253, DOI 10.1109/ISPSD.2012.6229071
  • [8] Impact ionization coefficients of 4H silicon carbide
    Hatakeyama, T
    Watanabe, T
    Shinohe, T
    Kojima, K
    Arai, K
    Sano, N
    [J]. APPLIED PHYSICS LETTERS, 2004, 85 (08) : 1380 - 1382
  • [9] 1100 V, 22.9 mΩcm2 4H-SiC RESURF Lateral Double-Implanted MOSFET With Trench Isolation
    Hu, Jia-Wei
    Jiang, Jheng-Yi
    Chen, Wei-Chen
    Huang, Chih-Fang
    Wu, Tian-Li
    Lee, Kung-Yen
    Tsui, Bing-Yue
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (10) : 5009 - 5013
  • [10] A 1200-V-Class Ultra-Low Specific On-Resistance SiC Lateral MOSFET With Double Trench Gate and VLD Technique
    Kong, Moufu
    Hu, Zewei
    Gao, Jiacheng
    Chen, Zongqi
    Zhang, Bingke
    Yang, Hongqiang
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 83 - 88