Improved ISPP scheme for narrow threshold voltage distribution in 3-D NAND flash memory

被引:1
作者
Yang, Giho [1 ]
Park, Chanyang [1 ]
Nam, Kihoon [1 ]
Kim, Donghyun [1 ]
Park, Min Sang [2 ]
Baek, Rock-Hyun [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, 77 Cheongam Ro, Pohang 37673, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
基金
新加坡国家研究基金会;
关键词
Abnormal program cell; Incremental step pulse programming; Nonvolatile memory; 3-D NAND flash; Threshold voltage distribution;
D O I
10.1016/j.sse.2023.108607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional NAND flash technology exhibits a trend of increasing bit density. The narrow threshold voltage (Vth) distribution of each program state in a chip is important for increasing the number of bits in a multilevel cell (MLC) technique. An abnormal program cell (APC), which is an excessively programmed cell whose Vth overlaps with the next program state, increases the Vth distribution width (Wv). The wide Vth dis-tribution makes it difficult to distinguish the data stored in each cell and causes data errors. In this study, an improved incremental step pulse programming (ISPP) method to narrow the Vth distribution has been proposed. As the programming step voltage (Vstep) decreases immediately before the target cells pass the nth program verify level (PVn), the difference between Vth and PVn decreases, causing a reduction in the number of APCs. Therefore, in the improved ISPP, the Vstep is selectively reduced at the target ISPP steps at which most cells are predicted to be programmed in the next ISPP step for each program state. As a result, the Wv of the improved scheme de-creases compared to the conventional scheme with the minimum increase in the total number of program pulses. Larger bit density is feasible by applying improved ISPP, resulting in high-capacity NAND flash memory.
引用
收藏
页数:5
相关论文
共 34 条
  • [31] Impact of Random Phase Distribution in 3D Vertical NAND Architecture of Ferroelectric Transistors on In-Memory Computing
    Choe, Gihun
    Shim, Wonbo
    Hur, Jae
    Khan, Asif Islam
    Yu, Shimeng
    2020 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2020), 2020, : 165 - 168
  • [32] Comprehensive study on a novel bidirectional tunneling program/erase NOR-type (BiNOR) 3-D flash memory cell
    Chou, AHF
    Yang, ECS
    Liu, CJ
    Pong, HH
    Liaw, MC
    Chao, TS
    King, YC
    Hwang, HL
    Hsu, CCH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (07) : 1386 - 1393
  • [33] A 1.67Tb, 5b/Cell Flash Memory Fabricated in 192-Layer Floating Gate 3D-nand Technology and Featuring a 23.3 Gb/mm2 Bit Density
    Khakifirooz, Ali
    Anaya, Eduardo
    Balasubrahmanyam, Sriram
    Bennett, Geoff
    Castro, Daniel
    Egler, John
    Fan, Kuangchan
    Ferdous, Rifat
    Ganapathi, Kartik
    Guzman, Omar
    Ha, Chang Wan
    Haque, Rezaul
    Harish, Vinaya
    Jalalifar, Majid
    Jungroth, Owen W.
    Kang, Sung-Taeg
    Karbasian, Golnaz
    Kim, Jee-Yeon
    Li, Siyue
    Madraswala, Aliasgar S.
    Maddukuri, Srivijay
    Mohammed, Amr
    Mookiah, Shanmathi
    Nagabhushan, Shashi
    Ngo, Binh
    Patel, Deep
    Poosarla, Sai Kumar
    Prabhu, Naveen V.
    Quiroga, Carlos
    Rajwade, Shantanu
    Rahman, Ahsanur
    Shah, Jalpa
    Shenoy, Rohit S.
    Menson, Ebenezer Tachie
    Tankasala, Archana
    Thirumala, Sandeep Krishna
    Upadhyay, Sagar
    Upadhyayula, Krishnasree
    Velasco, Ashley
    Vemula, Nanda Kishore Babu
    Venkataramaiah, Bhaskar
    Zhou, Jiantao
    Pathak, Bharat M.
    Kalavade, Pranav
    IEEE SOLID-STATE CIRCUITS LETTERS, 2023, 6 : 161 - 164
  • [34] A Novel 3D 2TnC FeRAM Architecture and Operation Scheme with Improved Disturbance for High-Bit-Density Dynamic Random-Access Memory
    Lee, Ji-yeon
    Song, Jiho
    Choi, Seonjun
    Sim, Jae-min
    Song, Yun-Heub
    ELECTRONICS, 2024, 13 (22)