Improved ISPP scheme for narrow threshold voltage distribution in 3-D NAND flash memory

被引:1
|
作者
Yang, Giho [1 ]
Park, Chanyang [1 ]
Nam, Kihoon [1 ]
Kim, Donghyun [1 ]
Park, Min Sang [2 ]
Baek, Rock-Hyun [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect Engn, 77 Cheongam Ro, Pohang 37673, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
基金
新加坡国家研究基金会;
关键词
Abnormal program cell; Incremental step pulse programming; Nonvolatile memory; 3-D NAND flash; Threshold voltage distribution;
D O I
10.1016/j.sse.2023.108607
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional NAND flash technology exhibits a trend of increasing bit density. The narrow threshold voltage (Vth) distribution of each program state in a chip is important for increasing the number of bits in a multilevel cell (MLC) technique. An abnormal program cell (APC), which is an excessively programmed cell whose Vth overlaps with the next program state, increases the Vth distribution width (Wv). The wide Vth dis-tribution makes it difficult to distinguish the data stored in each cell and causes data errors. In this study, an improved incremental step pulse programming (ISPP) method to narrow the Vth distribution has been proposed. As the programming step voltage (Vstep) decreases immediately before the target cells pass the nth program verify level (PVn), the difference between Vth and PVn decreases, causing a reduction in the number of APCs. Therefore, in the improved ISPP, the Vstep is selectively reduced at the target ISPP steps at which most cells are predicted to be programmed in the next ISPP step for each program state. As a result, the Wv of the improved scheme de-creases compared to the conventional scheme with the minimum increase in the total number of program pulses. Larger bit density is feasible by applying improved ISPP, resulting in high-capacity NAND flash memory.
引用
收藏
页数:5
相关论文
共 34 条
  • [21] Impact of Random Phase Distribution in Ferroelectric Transistors-Based 3-D NAND Architecture on In-Memory Computing
    Choe, Gihun
    Shim, Wonbo
    Wang, Panni
    Hur, Jae
    Khan, Asif Islam
    Yu, Shimeng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (05) : 2543 - 2548
  • [22] Read Retry Mechanism for 3D NAND Flash Memory: Observations, Analyses, and Solutions
    Liao, Han-Yu
    Hsu, Wen-Ling
    Hsieh, Jen-Wei
    Chen, Hung-Pin
    2024 13TH NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM, NVMSA 2024, 2024, : 49 - 54
  • [23] Layer-Dependent Bit Error Variation in 3-D NAND Flash Under Ionizing Radiation
    Kumari, Preeti
    Huang, Sijay
    Wasiolek, Maryla
    Hattar, Khalid
    Ray, Biswajit
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (09) : 2021 - 2027
  • [24] Impact of Tier Pitch Scaling on Heavy-Ion Sensitivity of 3-D NAND Flash Memories
    Bagatin, Marta
    Gerardin, Simone
    Paccagnella, Alessandro
    Benvenuti, Augusto
    Beltrami, Silvia
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 1731 - 1737
  • [25] Evolution of NAND Flash Memory : from 2D to 3D as a storage market leader
    Kim, Hyunsuk
    Ahn, Su-Jin
    Shin, Yu Gyun
    Lee, Kyupil
    Jung, Eunseung
    2017 IEEE 9TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2017, : 7 - 10
  • [26] Grain Boundary Trap-Induced Current Transient in a 3-D NAND Flash Cell String
    Lin, Wei-Liang
    Tsai, Wen-Jer
    Cheng, C. C.
    Ku, S. H.
    Liu, Lenvis
    Hwang, S. W.
    Lu, Tao-Cheng
    Chen, Kuang-Chao
    Tseng, Tseung-Yuen
    Lu, Chih-Yuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (04) : 1734 - 1740
  • [27] Gamma-Ray-Induced Error Pattern Analysis for MLC 3-D NAND Flash Memories
    Surendranathan, Umeshwarnath
    Kumari, Preeti
    Wasiolek, Maryla
    Hattar, Khalid
    Boykin, Timothy
    Ray, Biswajit
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (05) : 733 - 739
  • [28] Origin of Post-Irradiation V th-Shift Variability in 3-D NAND Memory Array
    Kumar, Mondol Anik
    Raquibuzzaman, Md
    Buddhanoy, Matchima
    Boykin, Timothy
    Ray, Biswajit
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (04) : 405 - 411
  • [29] Improving LDPC Decoding Performance for 3D TLC NAND Flash by LLR Optimization Scheme for Hard and Soft Decision
    Cui, Lanlan
    Wu, Fei
    Liu, Xiaojian
    Zhang, Meng
    Xiao, Renzhi
    Xie, Changsheng
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2022, 27 (01)
  • [30] High-Precision Error Bit Prediction for 3D QLC NAND Flash Memory: Observations, Analysis, and Modeling
    Yang, Guangkuo
    Zhang, Meng
    Guo, Peng
    Zhan, Xuepeng
    Yang, Shaoqi
    Zhao, Xiaohuan
    Guo, Xinyi
    Sang, Pengpeng
    Wu, Jixuan
    Wu, Fei
    Chen, Jiezhi
    IEEE TRANSACTIONS ON COMPUTERS, 2025, 74 (04) : 1392 - 1404