Integrated Low-Dimensional Semiconductors for Scalable Low-power CMOS Logic

被引:10
|
作者
Chuang, Meng-Hsi [1 ]
Chiu, Kuan-Chang [1 ,2 ]
Lin, Yu-Ting [1 ]
Tulevski, George [2 ]
Chen, Po-Han [1 ]
Pezeshki, Atiye [1 ]
Chen, Chung-Jen [1 ]
Chen, Po-Yen [1 ]
Chen, Lih-Juann [1 ,3 ]
Han, Shu-Jen [2 ]
Lee, Yi-Hsien [1 ,3 ]
机构
[1] Natl Tsing Hua Univ, Dept Mat Sci & Engn, Hsinchu 30013, Taiwan
[2] IBM T J Watson Res Ctr, New York, NY 10598 USA
[3] Natl Tsing Hua Univ, Frontier Res Ctr Fundamental & Appl Sci Matters, Hsinchu 30013, Taiwan
关键词
CMOS; low-dimensional semiconductors; nanoelectronics; power consumption; scalability; CARBON NANOTUBES; COMPLEMENTARY TRANSISTORS; 2-DIMENSIONAL MATERIALS; CIRCUITS;
D O I
10.1002/adfm.202212722
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Scalable nanoelectronics with energy-efficient logic technology is crucial for next-generation edge devices. Low-dimensional semiconductors, such as transition metal dichalcogenides and single-walled carbon nanotubes (SWCNTs), have tunable properties with reduced short-channel effects. The unique properties of each material can be utilized owing to the heterogeneous integration of multiple semiconducting channels to form complementary metal-oxide-semiconductor (CMOS) logic. However, the integration remains challenging. This study reveals the realization of low static power hetero-CMOS inverters by the integration of n-type monolayer MoS2 and p-type SWCNT networks. The balanced inverter exhibits a large peak gain of approximate to 67 at a supply voltage of 2 V with the customized design of the wafer-scale synthetic process and channel integration. An ultralow standby power consumption of approximate to 5 pW and a practical peak gain of approximate to 7 at a reduced supply voltage of 0.25 V are achieved. A high noise margin (>70%) validates the circuit's tolerance to external noises and the dynamic analysis of the inverting amplifier in push-pull configuration exhibits a large AC gain. This work paves the way toward the wafer-scale integration of low-dimensional materials for low-power nanoelectronics.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] A low-power 2-dimensional bypassing multiplier using 0.35 um CMOS technology
    Wang, Chua-Chin
    Sung, Gang-Neng
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 405 - +
  • [32] A Low-Power CMOS Instrumentation Chain for Microchannel Plates in Astrophysics
    Bouyjou, Florent
    Bernal, Olivier
    Tap-Beteille, Helene
    Sauvaud, Jean-Andre
    IEEE SENSORS JOURNAL, 2011, 11 (04) : 1040 - 1045
  • [33] An analysis of flicker noise rejection in low-power and low-voltage CMOS mixers
    Melly, T
    Porret, AS
    Enz, CC
    Vittoz, EA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) : 102 - 109
  • [34] A Low-Power CMOS Current Reference for Piezoelectric Energy Harvesters
    Carvalho, Rui
    Dong, Tao
    Yang, Zhaochu
    Karlsen, Haakon
    Goncalves, Luis
    Wen, Yumei
    Li, Ping
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) : 3403 - 3410
  • [35] A low-power CMOS smart temperature sensor for RFID application
    Xie Liangbo
    Liu Jiaxin
    Wang Yao
    Wen Guangjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (11)
  • [36] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    王洪来
    张小兴
    戴宇杰
    吕英杰
    Toshimasa Matsuoka
    Kenji Taniguchi
    半导体学报, 2011, 32 (08) : 118 - 121
  • [37] A low-voltage low-power CMOS voltage reference based on subthreshold MOSFETs
    Wang Honglai
    Zhang Xiaoxing
    Dai Yujie
    Lu Yingjie
    Matsuoka, Toshimasa
    Wang Jun
    Taniguchi, Kenji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (08)
  • [38] A low-power CMOS smart temperature sensor for RFID application
    谢良波
    刘佳欣
    王耀
    文光俊
    Journal of Semiconductors, 2014, 35 (11) : 111 - 117
  • [39] A simple voltage scaling formula for low-power CMOS circuits
    Kang, DG
    Park, YJ
    Min, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) : 803 - 805
  • [40] A low-power CMOS modulator for ultra-wideband transmitters
    Mazlouman, Shahrzad Jalali
    Mahanfar, Alireza
    Mirabbasi, Shahriar
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 381 - 384