Integrated Low-Dimensional Semiconductors for Scalable Low-power CMOS Logic

被引:10
|
作者
Chuang, Meng-Hsi [1 ]
Chiu, Kuan-Chang [1 ,2 ]
Lin, Yu-Ting [1 ]
Tulevski, George [2 ]
Chen, Po-Han [1 ]
Pezeshki, Atiye [1 ]
Chen, Chung-Jen [1 ]
Chen, Po-Yen [1 ]
Chen, Lih-Juann [1 ,3 ]
Han, Shu-Jen [2 ]
Lee, Yi-Hsien [1 ,3 ]
机构
[1] Natl Tsing Hua Univ, Dept Mat Sci & Engn, Hsinchu 30013, Taiwan
[2] IBM T J Watson Res Ctr, New York, NY 10598 USA
[3] Natl Tsing Hua Univ, Frontier Res Ctr Fundamental & Appl Sci Matters, Hsinchu 30013, Taiwan
关键词
CMOS; low-dimensional semiconductors; nanoelectronics; power consumption; scalability; CARBON NANOTUBES; COMPLEMENTARY TRANSISTORS; 2-DIMENSIONAL MATERIALS; CIRCUITS;
D O I
10.1002/adfm.202212722
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Scalable nanoelectronics with energy-efficient logic technology is crucial for next-generation edge devices. Low-dimensional semiconductors, such as transition metal dichalcogenides and single-walled carbon nanotubes (SWCNTs), have tunable properties with reduced short-channel effects. The unique properties of each material can be utilized owing to the heterogeneous integration of multiple semiconducting channels to form complementary metal-oxide-semiconductor (CMOS) logic. However, the integration remains challenging. This study reveals the realization of low static power hetero-CMOS inverters by the integration of n-type monolayer MoS2 and p-type SWCNT networks. The balanced inverter exhibits a large peak gain of approximate to 67 at a supply voltage of 2 V with the customized design of the wafer-scale synthetic process and channel integration. An ultralow standby power consumption of approximate to 5 pW and a practical peak gain of approximate to 7 at a reduced supply voltage of 0.25 V are achieved. A high noise margin (>70%) validates the circuit's tolerance to external noises and the dynamic analysis of the inverting amplifier in push-pull configuration exhibits a large AC gain. This work paves the way toward the wafer-scale integration of low-dimensional materials for low-power nanoelectronics.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] A LOW-POWER CMOS RECEIVER FOR WIRELESS SENSOR NETWORKS
    Chen, Yen-Jen
    Lin, Yu-Tso
    Liao, Fang-Ren
    Chen, Hsiao-Chin
    Lu, Shey-Shi
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (11) : 2618 - 2620
  • [22] A low-power, low-offset, and power-scalable comparator suitable for low-frequency applications
    Banerjee, Riyanka
    Santosh, M.
    Pandey, Jai Gopal
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (11) : 1858 - 1877
  • [23] Design of a new CMOS Low-Power Analogue Neuron
    Ghomi, Andisheh
    Dolatshahi, Mehdi
    IETE JOURNAL OF RESEARCH, 2018, 64 (01) : 67 - 75
  • [24] A novel approach for designing of variability aware low-power logic gates
    Sharma, Vijay Kumar
    ETRI JOURNAL, 2022, 44 (03) : 491 - 503
  • [25] Low-power adaptive biased integrated amplifiers
    Ferri, G
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 33 (03) : 249 - 262
  • [26] Low-Power Adaptive Biased Integrated Amplifiers
    Giuseppe Ferri
    Analog Integrated Circuits and Signal Processing, 2002, 33 : 249 - 262
  • [27] Integrated Photonics for Low-Power Packet Networking
    Blumenthal, Daniel J.
    Barton, John
    Beheshti, Neda
    Bowers, John E.
    Burmeister, Emily
    Coldren, Larry A.
    Dummer, Matt
    Epps, Garry
    Fang, Alexander
    Ganjali, Yashar
    Garcia, John
    Koch, Brian
    Lal, Vikrant
    Lively, Erica
    Mack, John
    Masanovic, Milan
    McKeown, Nick
    Nguyen, Kim
    Nicholes, Steven C.
    Park, Hyundai
    Stamenic, Biljana
    Tauke-Pedretti, Anna
    Poulsen, Henrik
    Sysak, Matt
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2011, 17 (02) : 458 - 471
  • [28] Low-voltage low-power CMOS-RF transceiver design
    Steyaert, MSJ
    De Muer, B
    Leroux, P
    Borremans, M
    Mertens, K
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2002, 50 (01) : 281 - 287
  • [29] A low-power CMOS power amplifier for ultra wideband (UWB) applications
    Jose, S
    Lee, HJ
    Ha, D
    Choi, SS
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5111 - 5114
  • [30] A Low-Power CMOS Crystal Oscillator Using a Stacked-Amplifier Architecture
    Iguchi, Shunta
    Sakurai, Takayasu
    Takamiya, Makoto
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (11) : 3006 - 3017