Integrated Low-Dimensional Semiconductors for Scalable Low-power CMOS Logic

被引:10
|
作者
Chuang, Meng-Hsi [1 ]
Chiu, Kuan-Chang [1 ,2 ]
Lin, Yu-Ting [1 ]
Tulevski, George [2 ]
Chen, Po-Han [1 ]
Pezeshki, Atiye [1 ]
Chen, Chung-Jen [1 ]
Chen, Po-Yen [1 ]
Chen, Lih-Juann [1 ,3 ]
Han, Shu-Jen [2 ]
Lee, Yi-Hsien [1 ,3 ]
机构
[1] Natl Tsing Hua Univ, Dept Mat Sci & Engn, Hsinchu 30013, Taiwan
[2] IBM T J Watson Res Ctr, New York, NY 10598 USA
[3] Natl Tsing Hua Univ, Frontier Res Ctr Fundamental & Appl Sci Matters, Hsinchu 30013, Taiwan
关键词
CMOS; low-dimensional semiconductors; nanoelectronics; power consumption; scalability; CARBON NANOTUBES; COMPLEMENTARY TRANSISTORS; 2-DIMENSIONAL MATERIALS; CIRCUITS;
D O I
10.1002/adfm.202212722
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Scalable nanoelectronics with energy-efficient logic technology is crucial for next-generation edge devices. Low-dimensional semiconductors, such as transition metal dichalcogenides and single-walled carbon nanotubes (SWCNTs), have tunable properties with reduced short-channel effects. The unique properties of each material can be utilized owing to the heterogeneous integration of multiple semiconducting channels to form complementary metal-oxide-semiconductor (CMOS) logic. However, the integration remains challenging. This study reveals the realization of low static power hetero-CMOS inverters by the integration of n-type monolayer MoS2 and p-type SWCNT networks. The balanced inverter exhibits a large peak gain of approximate to 67 at a supply voltage of 2 V with the customized design of the wafer-scale synthetic process and channel integration. An ultralow standby power consumption of approximate to 5 pW and a practical peak gain of approximate to 7 at a reduced supply voltage of 0.25 V are achieved. A high noise margin (>70%) validates the circuit's tolerance to external noises and the dynamic analysis of the inverting amplifier in push-pull configuration exhibits a large AC gain. This work paves the way toward the wafer-scale integration of low-dimensional materials for low-power nanoelectronics.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] AN INTEGRATED CMOS LOW-POWER UWB TRANSMITTER
    Yuan, Tao
    Lim, Gui-Duo
    Zheng, Yuanjin
    Li, Le-Wei
    Leong, Mook-Seng
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (06) : 1431 - 1436
  • [2] Clocked CMOS Adiabatic Logic with Low-Power Dissipation
    Li, He
    Zhang, Yimeng
    Yoshihara, Tsutomu
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 64 - 67
  • [3] A Low-Power Circuit Technique for Domino CMOS Logic
    Meher, Preetisudha
    Mahapatra, K. K.
    2013 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND SIGNAL PROCESSING (ISSP), 2013, : 256 - 261
  • [4] Complementary inverters based on low-dimensional semiconductors prepared by facile and fully scalable methods
    Kim, Bongjun
    Pak, Sangyeon
    Choi, Hyung Woo
    Choi, Youngjin
    Jang, A-Rang
    Lee, Juwon
    Chun, Young Tea
    Cha, SeungNam
    Sohn, Jung Inn
    2D MATERIALS, 2019, 6 (02):
  • [5] Optimising nanometric CMOS logic cells for low-power, low-energy, and noise margin
    Beg, Azam
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (07) : 1120 - 1131
  • [6] A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits
    Kim, Sunmean
    Lee, Sung-Yun
    Park, Sunghye
    Kim, Kyung Rok
    Kang, Seokhyeong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (09) : 3138 - 3151
  • [7] A compact and low-power CMOS circuit for fully integrated NEMS resonators
    Arcamone, Julien
    Misischi, Bertrand
    Serra-Graells, Francisco
    van den Boogaart, Marc A. F.
    Brugger, Juergen
    Torres, Francesc
    Abadal, Gabriel
    Barniol, Nuria
    Perez-Murano, Francesc
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 377 - 381
  • [8] A low-power CMOS analog multiplier
    Chen, CH
    Li, Z
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (02) : 100 - 104
  • [9] Size effect in thermoelectric power factor of nondegenerate and degenerate low-dimensional semiconductors
    Hung, Nguyen T.
    Nugraha, Ahmad R. T.
    Saito, Riichiro
    MATERIALS TODAY-PROCEEDINGS, 2017, 4 (12) : 12368 - 12373
  • [10] Dimensional and correlation effects of charged excitons in low-dimensional semiconductors
    Ronnow, Troels F.
    Pedersen, Thomas G.
    Cornean, Horia D.
    JOURNAL OF PHYSICS A-MATHEMATICAL AND THEORETICAL, 2010, 43 (47)