A 12-ENOB Second-Order Noise-Shaping SAR ADC With PVT-Insensitive VoltageTime-Voltage Converter

被引:7
作者
Chen, Chih-Cheng [1 ]
Huang, Yu-Hsiang [2 ]
Marquez, John Carl Joel S. [2 ]
Hsieh, Chih-Cheng [2 ]
机构
[1] Novatek Microelect Corp, Hsinchu 302082, Taiwan
[2] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
Noise shaping; oversampling; successive approximation register (SAR) analog-to-digital converter (ADC);
D O I
10.1109/JSSC.2023.3273311
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a 12-effective number of bits (ENOB) second-order noise-shaping successive approximation register (NS-SAR) analog-to-digital converter (ADC) with a process-voltage-temperature (PVT)-insensitive voltage-timevoltage (V-T-V) converter. The proposed NS-SAR ADC uses a V-T-V converter to provide an accurate open-loop gain stage for the active residue process. By relying on the capacitor and current ratios, the gain of the V-T-V converter is inherently PVTinsensitive. Therefore, no calibration is needed, and an aggressive noise transfer function (NTF) can be realized. Moreover, the V-T-V converter consumes only dynamic power, making the ADC more efficient. The proposed design was fabricated in the TSMC 90-nm 1P9M CMOS process with a core area of 429.7 x 90.7 mu m(2). At 1-V supply voltage and 10-MS/s sampling rate, the ADC achieved a signal to noise and distortion ratio (SNDR) of 73.8 dB, and the corresponding ENOB is about 12-bit at 625-kHz input signal bandwidth. The total power consumption is 71.4 mu W, resulting in a Walden figure of merit (FoMW) and Schreier figure of merit (FoMS) of 14.2 fJ/c-s and 173.2 dB, respectively.
引用
收藏
页码:2897 / 2906
页数:10
相关论文
共 26 条
[1]  
[Anonymous], ADC performance survey 1997-2020
[2]  
Chen CC, 2021, IEEE INT C ELECTR TA, DOI 10.1109/ICCE-TW52618.2021.9602952
[3]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[4]  
Chen ZJ, 2016, IEEE ASIAN SOLID STA, P309, DOI 10.1109/ASSCC.2016.7844197
[5]   Sigma-Delta Modulators: Tutorial Overview, Design Guide, and State-of-the-Art Survey [J].
de la Rosa, Jose M. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (01) :1-21
[6]   Kickback noise reduction techniques for CMOS latched comparators [J].
Figueiredo, Pedro M. ;
Vital, Joao C. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (07) :541-545
[7]  
Garvik H, 2017, IEEE CUST INTEGR CIR
[8]  
Ghanad MA, 2015, IEEE INT SYMP CIRC S, P149, DOI 10.1109/ISCAS.2015.7168592
[9]  
Guo WJ, 2017, SYMP VLSI CIRCUITS, pC236, DOI 10.23919/VLSIC.2017.8008492
[10]  
Hwang YH, 2018, IEEE ASIAN SOLID STA, P247