A Monotonic Early Output Asynchronous Full Adder

被引:1
作者
Balasubramanian, Padmanabhan [1 ]
Maskell, Douglas L. [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Sci & Engn, 50 Nanyang Ave, Singapore 639798, Singapore
关键词
digital circuits; arithmetic circuits; asynchronous circuits; logic design; low power; high speed; CMOS;
D O I
10.3390/technologies11050126
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article introduces a novel asynchronous full adder that operates in an input-output mode (IOM), displaying both monotonicity and an early output characteristic. In a monotonic asynchronous circuit, the intermediate and primary outputs exhibit similar signal transitions as the primary inputs during data and spacer application. The proposed asynchronous full adder ensures monotonicity for processing data and spacer, utilizing dual-rail encoding for inputs and outputs, and corresponds to return-to-zero (RtZ) and return-to-one (RtO) handshaking. The early output feature of the proposed full adder allows the production of sum and carry outputs based on the adder inputs regardless of the carry input when the spacer is supplied. When utilized in a ripple carry adder (RCA) architecture, the proposed full adder achieves significant reductions in design metrics, such as cycle time, area, and power, compared to existing IOM asynchronous full adders. For a 32-bit RCA implementation using a 28 nm CMOS technology, the proposed full adder outperforms an existing state-of-the-art high-speed asynchronous full adder by reducing the cycle time by 10.4% and the area by 15.8% for RtZ handshaking and reduces the cycle time by 9.8% and the area by 15.8% for RtO handshaking without incurring any power penalty. Further, in terms of the power-cycle time product, which serves as a representative measure of energy, the proposed full adder yields an 11.8% reduction for RtZ handshaking and an 11.2% reduction for RtO handshaking.
引用
收藏
页数:19
相关论文
共 30 条
  • [1] [Anonymous], 1990, Beauty Is Our Business
  • [2] [Anonymous], 2012, Synopsys SAED_EDK32/28_CORE Databook
  • [3] [Anonymous], 2006, Ph.D. Thesis
  • [4] [Anonymous], 2010, Ph.D. Thesis
  • [5] [Anonymous], 1990, Self-Timed Control of Concurrent Processes: The Design of Aperiodic Logical Circuits in Computers and Discrete Systems
  • [6] Area/latency optimized early output asynchronous full adders and relative-timed ripple carry adders
    Balasubramanian, P.
    Yamashita, S.
    [J]. SPRINGERPLUS, 2016, 5
  • [7] Balasubramanian Padmanabhan, 2011, WSEAS Transactions on Circuits and Systems, V10, P221
  • [8] Balasubramanian P., 2008, Proceedings 3rd International Design and Test Workshop (IDT 2008), P129, DOI 10.1109/IDT.2008.4802482
  • [9] Balasubramanian P., 2023, P IEEE 33 INT C MICR
  • [10] COMPARATIVE EVALUATION OF QUASI-DELAY-INSENSITIVE ASYNCHRONOUS ADDERS CORRESPONDING TO RETURN-TO-ZERO AND RETURN-TO-ONE HANDSHAKING
    Balasubramanian, Padmanabhan
    [J]. FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2018, 31 (01) : 25 - 39