Soft-Error-Aware SRAM With Multinode Upset Tolerance for Aerospace Applications

被引:5
作者
Bai, Na [1 ]
Xiao, Xin [1 ]
Xu, Yaohua [1 ]
Wang, Yi [1 ]
Wang, Liang [1 ]
Zhou, Xinjie [2 ]
机构
[1] Anhui Univ, Informat Mat & Intelligent Sensing Lab Anhui Prov, Hefei 230601, Anhui, Peoples R China
[2] China Elect Technol Grp Corp 58 Res Inst, Wuxi 214072, Jiangsu, Peoples R China
关键词
Critical charge (QC); multinode upset; radiation hardening; single-event upset (SEU); soft error; READ-DECOUPLED SRAM; LOW-POWER; CELL; RECOVERY; DESIGN;
D O I
10.1109/TVLSI.2023.3328717
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales down, the critical charge (QC) of vulnerable nodes decreases, making SRAM cells more susceptible to soft errors in the aerospace industry. This article proposes a Soft-Error-Aware 16T (S8P8N) SRAM cell for aerospace applications to address this issue. The properties of S8P8N are evaluated and compared with 6T, DICE, QUCCE12T, WEQUATRO, RHBD10T, RHBD12T, S4P8N, SEA14T, and SRRD12T. Simulation results indicate that all vulnerable nodes and key node pairs of the proposed cell can recover to their original states when affected by a soft error. Additionally, it can recover from key multinode upsets. The write speed of the proposed cell is found to be reduced by 20.3%, 50.1%, 74.1%, 63.7%, and 50.41% compared to 6T, DICE, QUCCE12T, WEQUATRO, and RHBD10T, respectively. The read speed of the proposed cell is found to be reduced by 56.6%, 52.2%, 62.5%, and 35.2% compared to 6T, SRRD12T, RHBD12T, and S4P8N, respectively. It also shows that the hold power of the proposed cell is found to be reduced by 14.1%, 13.8%, 17.7%, and 23.4% compared to DICE, WEQUATRO, RHBD10T, and RHBD12T. Furthermore, the read static noise margin (RSNM) of the proposed cell is found to be enhanced by 157%, 67%, and 32% compared to RHBD12T, SEA14T, and SRRD12T. All these improvements are achieved with a slight area penalty.
引用
收藏
页码:128 / 136
页数:9
相关论文
共 20 条
  • [1] Upset hardened memory design for submicron CMOS technology
    Calin, T
    Nicolaidis, M
    Velazco, R
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) : 2874 - 2878
  • [2] We-Quatro: Radiation-Hardened SRAM Cell With Parametric Process Variation Tolerance
    Dang, Le Dinh Trang
    Kim, Jin Sang
    Chang, Ik Joon
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (09) : 2489 - 2496
  • [3] A 1.2 V, Highly Reliable RHBD 10T SRAM Cell for Aerospace Application
    Dohar, Suraj Singh
    Siddharth, R. K.
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (05) : 2265 - 2270
  • [4] Novel Low-Power and Highly Reliable Radiation Hardened Memory Cell for 65 nm CMOS Technology
    Guo, Jing
    Xiao, Liyi
    Mao, Zhigang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (07) : 1994 - 2001
  • [5] Large-Scale SRAM Variability Characterization in 45 nm CMOS
    Guo, Zheng
    Carlson, Andrew
    Pang, Liang-Teck
    Duong, Kenneth T.
    Liu, Tsu-Jae King
    Nikolic, Borivoje
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3174 - 3192
  • [6] Design of radiation-hardened memory cell by polar design for space applications
    Hao, Licai
    Liu, Li
    Shi, Qi
    Qiang, Bin
    Li, Zhengya
    Liu, Nianlong
    Dai, Chenghu
    Zhao, Qiang
    Peng, Chunyu
    Lu, Wenjuan
    Lin, Zhiting
    Wu, Xiulong
    [J]. MICROELECTRONICS JOURNAL, 2023, 132
  • [7] A Soft Error Tolerant 10T SRAM Bit-Cell With Differential Read Capability
    Jahinuzzaman, Shah M.
    Rennie, David J.
    Sachdev, Manoj
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) : 3768 - 3773
  • [8] Quadruple Cross-Coupled Latch-Based 10T and 12T SRAM Bit-Cell Designs for Highly Reliable Terrestrial Applications
    Jiang, Jianwei
    Xu, Yiran
    Zhu, Wenyi
    Xiao, Jun
    Zou, Shichang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 967 - 977
  • [9] Design and Performance Evaluation of Radiation Hardened Latches for Nanoscale CMOS
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (07) : 1315 - 1319
  • [10] Luo Y., 2022, Proc. of the 2022 CHI Conf. on Human Factors in Computing Systems, P1