Debugging Low Power Analog Neural Networks for Edge Computing

被引:0
作者
Schmalhofer, Sascha [1 ]
Moeller, Marwin [1 ]
Katsaouni, Nikoletta [2 ]
Schulz, Marcel H. [2 ]
Hedrich, Lars [1 ]
机构
[1] Goethe Univ Frankfurt, Inst Comp Sci, Frankfurt, Germany
[2] Goethe Univ Frankfurt, Inst Cardiovasc Regenerat, Frankfurt, Germany
来源
2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE | 2023年
关键词
D O I
10.23919/DATE56975.2023.10137199
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a method to debug and analyze large synthesized ANNs enabling a systematic comparison of the transistor netlist, behavioral model and the implementation. With that an insight into the behavior of the analog netlist is easily gained and errors during generation or badly designed cells are quickly uncovered. An overall judgement of the accuracy is also presented. We demonstrate the functionality on several examples from small ANNs to ANNs consisting of more than 10000 of cells implementing a medical application.
引用
收藏
页数:2
相关论文
共 5 条
  • [1] Surrogate gradients for analog neuromorphic computing
    Cramer, Benjamin
    Billaudelle, Sebastian
    Kanya, Simeon
    Leibfried, Aron
    Grubl, Andreas
    Karasenko, Vitali
    Pehle, Christian
    Schreiber, Korbinian
    Stradmann, Yannik
    Weis, Johannes
    Schemmel, Johannes
    Zenke, Friedemann
    [J]. PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES OF THE UNITED STATES OF AMERICA, 2022, 119 (04)
  • [2] ANALOG ELECTRONIC NEURAL NETWORK CIRCUITS
    GRAF, HP
    JACKEL, LD
    [J]. IEEE CIRCUITS AND DEVICES MAGAZINE, 1989, 5 (04): : 44 - &
  • [3] Janke D, 2020, MIDWEST SYMP CIRCUIT, P150, DOI [10.1109/mwscas48704.2020.9184644, 10.1109/MWSCAS48704.2020.9184644]
  • [4] Enhancing Reliability of Analog Neural Network Processors
    Moon, Suhong
    Shin, Kwanghyun
    Jeon, Dongsuk
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (06) : 1455 - 1459
  • [5] Wafer-Scale Integration of Analog Neural Networks
    Schemmel, Johannes
    Fieres, Johannes
    Meier, Karlheinz
    [J]. 2008 IEEE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, VOLS 1-8, 2008, : 431 - 438