A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs

被引:18
作者
Abbasian, Erfan [1 ]
Sofimowloodi, Sobhan [2 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
Ternary logic system; Multiplier; CNTFET; High-performance; Energy-efficient; CARBON-NANOTUBE; LOGIC GATES; DESIGN; CIRCUITS; ADDER;
D O I
10.1007/s13369-023-07618-x
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Internet-of-things-based embedded systems depend on batteries as an energy resource, and thus, require energy-efficient circuits for prolonged operation. To achieve energy-efficient designs, multiple-valued logic circuits and carbon nanotube field-effect transistors (CNTFETs) are used instead of binary logic circuits and complementary metal-oxide-semiconductor, respectively. This paper presents a novel high-performance and energy-efficient ternary multiplier (TMUL) circuit in CNTFET technology. The proposed TMUL is designed by modifying its truth table by including two ternary unary operator circuits, negative ternary inverter and positive ternary inverter, and finding relations between these operators and outputs to dump ternary decoders/encoders and basic logic gates. Moreover, two power supplies, V-DD and V-DD/2, are employed to eliminate the direct path from high to low voltage levels in each possible combination of inputs. Using ternary unary operator circuits and applying two power supply components reduce the number of transistors used, delay, and power/energy. The delay, power, and power-delay-product (PDP) of the proposed design at 0.9 V supply voltage are 0.048 ns, 0.172 mu W, and 0.008 pJ, respectively. The proposed TMUL offers an improvement between 8.70 and 71% in transistors count, between 11.11 and 81.54% in delay, between 6.52 and 72.74% in power consumption, and between 27.27 and 94.07% in PDP compared to the latest TMUL circuits.
引用
收藏
页码:14365 / 14379
页数:15
相关论文
共 50 条
[31]   Energy-Efficient and High-Performance Lock Speculation Hardware for Embedded Multicore Systems [J].
Papagiannopoulou, Dimitra ;
Capodanno, Giuseppe ;
Moreshet, Tali ;
Herlihy, Maurice ;
Bahar, R. Iris .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2015, 14 (03)
[32]   High-Performance and Energy-Efficient Network-on-Chip Architectures for Graph Analytics [J].
Duraisamy, Karthi ;
Lu, Hao ;
Pande, Partha Pratim ;
Kalyanaraman, Ananth .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 15 (04)
[33]   Energy-Efficient High-Speed dynamic logic-based One-Trit multiplier in CNTFET technology [J].
Ul Haq, Shams ;
Abbasian, Erfan ;
Sharma, Vijay Kumar ;
Khurshid, Tabassum ;
Fathi, Hanaa .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 175
[34]   Enabling Energy-Efficient Ternary Logic Gates using CNFETs [J].
Tabrizchi, Sepehr ;
Sharifi, Fazel ;
Badawy, Abdel-Hameed ;
Saifullah, Z. M. .
2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, :542-547
[35]   RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient Digital Signal Processing [J].
Zendegani, Reza ;
Kamal, Mehdi ;
Bahadori, Milad ;
Afzali-Kusha, Ali ;
Pedram, Massoud .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) :393-401
[36]   Ripple-RAID: A high-performance and energy-efficient raid for continuous data storage [J].
Sun, Zhi-Zhuo ;
Zhang, Quan-Xin ;
Tan, Yu-An ;
Li, Yuan-Zhang .
Ruan Jian Xue Bao/Journal of Software, 2015, 26 (07) :1824-1839
[37]   Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders [J].
Malik, Aiman ;
Hussain, Md Shahbaz ;
Hasan, Mohd. .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (05) :2982-3003
[38]   ECRAAL: a high-performance multiplier design by efficient charge recovery asynchronous adiabatic logic [J].
Nagaraj, S. ;
Reddy, G. M. Sreerama ;
Mastani, S. Aruna .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (03)
[39]   An Energy-Efficient Binary-Interfaced Stochastic Multiplier Using Parallel Datapaths [J].
Zhang, Yongqiang ;
Liu, Siting ;
Han, Jie ;
Lin, Zhendong ;
Wang, Shaowei ;
Cheng, Xin ;
Xie, Guangjun .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (09) :1439-1443
[40]   An Energy-Efficient FPGA-based Matrix Multiplier [J].
Tan, Yiyu ;
Imamura, Toshiyuki .
2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, :514-517